Skip to main content

Features

  • LP-HCSL outputs eliminate up to 32 terminated resistors
  • PCIe Gen 1–7 compliance
  • Drive both source-terminated and double-terminated loads
  • Selectable output slew rate via pin
  • Support both 85Ω and 100Ω output impedance versions
  • Open-drain LOS (Loss-Of-Signal) indication output
  • Power down tolerance (PDT)
  • Flexible startup sequencing (FSS)
  • Automatic clock parking (ACP)
  • Dedicated OE# pins to control group output
  • 4-wire Side-Band interface and device daisy-chaining
  • SMBus write protection features with 9 selectable addresses
  • 5mm × 5mm 40-VFQFPN package

Description

The RC19008 is an 8-output PCIe Gen7 buffer that is backward compatible with earlier PCIe generations. The RC19008 provides ultra-low additive jitter and reduced in-to-out delay performance for better design margin and incorporates several features for easier and more robust design.

Parameters

Attributes Value
Function Fanout Buffer
Architecture Common, SRIS, SRNS
App Jitter Compliance PCIe Gen1, PCIe Gen2, PCIe Gen3, PCIe Gen4, PCIe Gen5, PCIe Gen6, PCIe Gen7
Diff. Outputs 8
Diff. Output Signaling LP-HCSL
Output Impedance 85, 100
Diff. Inputs 1
Power Consumption Typ (mW) 231, 237
Supply Voltage (V) -
Advanced Features Flexible Power Sequencing, Loss of Signal Indicator, Power Down Tolerant, Automatic Clock Parking, SMBus Write Protection

Package Options

Pkg. Type Pkg. Dimensions (mm) Lead Count (#) Pitch (mm)
VFQFPN 5.0 x 5.0 x 0.9 40 0.4

Application Block Diagrams

Genoa Server Block Diagram
AMD 4th-Gen EPYC (Genoa) Power & Timing System
Complete power and timing system for AMD Genoa with SVI3, DDR5, and PCIe Gen 5/6 support.

Applied Filters:

The RC family consists of PCIe Gen7 clock buffer and multiplexer solutions, providing the industry's smallest and most compact footprint.