Skip to main content

Overview

Description

The CD4042BMS radiation hardened Quad D latch contains four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit. The impedance of the n- and p-channel output devices is balanced and all outputs are electrically identical.

Features

  • High-Voltage Type (20V Rating)
  • Clock Polarity Control
  • Q and Q Outputs
  • Common Clock
  • Low Power TTL Compatible
  • Standardized Symmetrical Output Characteristics
  • 100% Tested for Quiescent Current at 20V
  • Maximum Input Current of 1μA at 18V Over Full Package Temperature Range; 100nA at 18V and +25 °C
  • 5V, 10V, and 15V Parametric Ratings
  • Noise Margin (Over Full Package Temperature Range):
    • 1V at VDD = 5V
    • 2V at VDD = 10V
    • 2.5V at VDD = 15V
  • Meets All Requirements of JEDEC Tentative Standard No.  13B,  "Standard  Specifications  for  Description  of 'B' Series CMOS Devices"

Comparison

Applications

Documentation

Type Title Date
Brochure PDF 467 KB
Price Increase Notice PDF 360 KB
Other
Product Advisory PDF 499 KB
Product Change Notice PDF 230 KB
5 items

Design & Development

Models

ECAD Models

Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on the CAD Model links in the Product Options table. If a symbol or model isn't available, it can be requested directly from SamacSys.

Diagram of ECAD Models

Product Options

Applied Filters: