メインコンテンツに移動

特長

  • PCIe Gen 1–5 compliant
  • PCIe Gen 5 Common Clock jitter < 80fs RMS
  • 261fs RMS typical phase jitter at 156.25MHz (12kHz to 20MHz)
  • 4 programmable output pairs plus 2 LVCMOS REF outputs
  • 1 integer output frequency per configuration
  • 1MHz to 325MHz output frequency (LVDS or LP-HCSL)
  • 1MHz to 200MHz output frequency (LVCMOS)
  • 1.8V to 3.3V core VDD
  • Individual 1.8V to 3.3V VDDO for each programmable output pair
  • Supports HCSL, LVDS, and LVCMOS I/O standards
  • Supports AC-coupled LVPECL and CML logic – See AN-891
  • 4mm × 4mm 24-VFQFPN and 24-LGA packages with 50MHz integrated crystal option
  • Supported by Timing Commander™ software

説明

The 9FGV1001 is a member of Renesas' PhiClock™ programmable clock generator family. The 9FGV1001 provides four non-spread-spectrum copies of a single output frequency and two copies of the crystal reference input. Two select pins allow for hardware selection of the desired configuration, or two I²C bits allow easy software selection of the desired configuration. The user may configure any one of the four OTP configurations as the default when operating in I²C mode. Four unique I²C addresses are available, allowing easy I²C access to multiple components.

パラメータ

属性
Temp. Range (°C) -40 to 85°C

パッケージオプション

Pkg. Type Pkg. Dimensions (mm) Lead Count (#) Pitch (mm)
LGA 4.0 x 4.0 x 1.4 24 0.5
VFQFPN 4.0 x 4.0 x 0.8 24 0.5
本デバイスは、ルネサス事業所でのプログラム書き込みが可能です。カスタムプログラムユーティリティをお試しください。

適用されたフィルター