メインコンテンツに移動

特長

  • PCIe Gen 1–6 CC-compliant
  • Supports PCIe SRIS and SRNS clocking
  • Integrated terminations for 100Ω and 85Ω systems save 4 resistors per output
  • Pin-selectable SRNS 0%, CC 0%, and CC/SRIS -0.5% spread
  • SMBus-selectable CC/SRIS -0.25% spread
  • One 3.3V LVCMOS REF output with Wake-On-LAN (WOL) support
  • Easy AC coupling to other logic families, see application note AN-891.
  • Space saving 4mm × 4mm 24-VFQFPN

説明

The 9FGL0241/51 devices are 2-output 3.3V PCIe Gen 1–6 clock generators. Each output has a dedicated OE# pin supporting PCIe CLKREQ# functionality. Two different spread spectrum levels, in addition to spread off, are supported. The 9FGL0241/51 supports PCIe Gen 1–6 Common Clocked architectures (CC), PCIe Separate Reference no Spread (SRNS), and Separate Reference Independent Spread (SRIS) clocking architectures.

パラメータ

属性
Diff. Outputs2
Diff. Output SignalingLP-HCSL
Output Freq Range (MHz)25 - 25, 100 - 100
Power Consumption Typ (mW)112
Supply Voltage (V)3.3 - 3.3
Output TypeLP-HCSL, LVCMOS
Xtal Freq (MHz)25 - 25
Diff. Termination Resistors0
Package Area (mm²)16
Battery BackupNo
Battery SealNo
CPU Supervisory Function PORNo
Crystal Frequency TrimmingNo
Frequency Out PinNo
Inputs (#)1
Input Freq (MHz)25 - 25
FunctionGenerator
Input TypeCrystal, LVCMOS
Core Voltage (V)3.3
Output Voltage (V)0.8V, 3.3V

パッケージオプション

Pkg. TypePkg. Dimensions (mm)Lead Count (#)Pitch (mm)
VFQFPN4.0 x 4.0 x 0.9240.5

アプリケーション

  • Servers/High-Performance Computing
  • nVME Storage
  • Networking
  • Accelerators
  • Industrial Control

適用されたフィルター