メインコンテンツに移動

特長

  • Loss of Signal (LOS) output; supports fault tolerant systems
  • Supports PCIe Gen 1–5 CC and IR in fanout mode
  • Supports PCIe Gen 1–5 CC in high bandwidth Zero-Delay Buffer (ZDB) mode
  • Direct connection to 85Ω transmission lines; saves 32 resistors compared to standard PCIe devices
  • Spread spectrum tolerant; allows reduction of EMI
  • Pin/SMBus selectable PLL bandwidth and PLL bypass; minimize phase jitter for each application
  • Easy AC-coupling to other logic families, see application note AN-891.
  • Space saving 6mm × 6mm 48-VFQFPN; minimal board space

説明

The 9DBL0853 zero-delay/fanout buffer is a low-power high-performance member of Renesas' full-featured PCIe family. The buffer supports PCIe Gen 1–5 and provides a Loss of Signal (LOS) indicator. The device is an easy upgrade from the 9DBL0851.

For information regarding evaluation boards and material, please contact your local sales representative.

パラメータ

属性
Temp. Range (°C) -40 to 85°C

パッケージオプション

Pkg. Type Pkg. Dimensions (mm) Lead Count (#) Pitch (mm)
VFQFPN 6.0 x 6.0 x 0.9 48 0.4

アプリケーション

  • PCIe riser cards
  • nVME storage
  • Networking
  • Accelerators
  • Industrial control/embedded

適用されたフィルター

A detailed overview of IDT's full-featured PCI Express (PCIe) clock and timing solutions. The presentation addresses PCIe Gen 1, Gen 2, Gen 3, and Gen 4 architectures and how IDT's industry-leading solutions provide all the functions, features, and performance required by the application.

Presented by Ron Wade, System Architect at IDT. For more information visit the PCIe clocks page.