Skip to main content

Features

  • Loss of Signal (LOS) output; supports fault tolerant systems
  • Supports PCIe Gen 1–5 CC and IR in fanout mode
  • Supports PCIe Gen 1–5 CC in high bandwidth Zero Delay Buffer (ZDB) mode
  • Direct connection to 85Ω transmission lines; saves 24 resistors compared to standard PCIe devices
  • Spread spectrum tolerant; allows reduction of EMI
  • Pin/SMBus selectable PLL bandwidth and PLL Bypass; minimize phase jitter for each application
  • Easy AC coupling to other logic families, see application note AN-891.
  • Space saving 5mm × 5mm 40-VFQFPN; minimal board space

Description

The 9DBL0653 zero-delay/fanout buffer is a low-power high-performance member of Renesas' full-featured PCIe family. The buffer supports PCIe Gen 1–5 and provides a Loss of Signal (LOS) indicator. The device is an easy upgrade from the 9DBL0651.

For information regarding evaluation boards and material, please contact your local sales representative.

Parameters

Attributes Value
Temp. Range (°C) -40 to 85°C

Package Options

Pkg. Type Pkg. Dimensions (mm) Lead Count (#) Pitch (mm)
VFQFPN 5.0 x 5.0 x 0.9 40 0.4

Applications

  • PCIe Riser Cards
  • nVME Storage
  • Networking
  • Accelerators
  • Industrial Control/Embedded

Applied Filters: