メインコンテンツに移動
3.3V 1:12 LVCMOS PLL Clock Generator

パッケージ情報

CADモデル:View CAD Model
Pkg. Type:TQFP
Pkg. Code:PPG52
Lead Count (#):52
Pkg. Dimensions (mm):10.0 x 10.0 x 1.4
Pitch (mm):0.65

環境及び輸出分類情報

Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090
Moisture Sensitivity Level (MSL)2

製品スペック

Pkg. TypeTQFP
Lead Count (#)52
Pb (Lead) FreeYes
Carrier TypeTray
C-C Jitter Max P-P (ps)150
Core Voltage (V)3.3
Diff. Input Signaling3.3
Divider Value2, 4, 6, 8, 10, 12, 16, 20, 24
Feedback Divider4 - 4, 6 - 6, 8 - 8, 10 - 10, 12 - 12, 16 - 16, 20 - 20, 24 - 24, 32 - 32, 40 - 40
Feedback InputYes
FunctionClock Generator
Input Freq (MHz)10 - 150
Input TypeLVCMOS
Inputs (#)2
Length (mm)10
MOQ160
Moisture Sensitivity Level (MSL)2
Operating Freq242.5
Output Banks (#)4
Output Freq Range (MHz)8.33 - 242.5
Output SignalingLVCMOS
Output Skew (ps)250
Output TypeLVCMOS
Output Voltage (V)3.3
Outputs (#)12
Package Area (mm²)100
Pb Free Categorye3 Sn
Period Jitter Max P-P (ps)100
Phase Jitter Max RMS (ps)11
Pitch (mm)0.65
Pkg. Dimensions (mm)10.0 x 10.0 x 1.4
Prog. ClockNo
Qty. per Carrier (#)160
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Temp. Range (°C)0 to 70°C
Thickness (mm)1.4
VCO Max Freq (MHz)485
VCO Min Freq (MHz)200
Width (mm)10
掲載No

説明

The MPC9773 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9773 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9773 features an extensive level of frequency programmability between the 12 outputs as well as the output to input relationships, for instance 1:1, 2:1, 3:1, 3:2, 4:1, 4:3, 5:1, 5:2, 5:3, 5:4, 5:6, 6:1, 8:1 and 8:3.The QSYNC output will indicate when the coincident rising edges of the above relationships will occur. The selectability of the feedback frequency is independent of the output frequencies. This allows for very flexible programming of the input reference versus output frequency relationship. The output frequencies can be either odd or even multiples of the input reference. In addition, the output frequency can be less than the input frequency for applications where a frequency needs to be reduced by a nonbinary factor. The MPC9773 also supports the 180° phase shift of one of its output banks with respect to the other output banks. The QSYNC outputs reflect the phase relationship between the QA and QC outputs and can be used for the generation of system baseline timing signals. The REF_SEL pin selects the LVPECL or the LVCMOS compatible inputs as the reference clock signal. Two alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers, bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be individually disabled (stopped in logic low state) by programming the serial CLOCK_STOP interface of the MPC9773. The MPC9773 has an internal power-on reset. The MPC9773 is fully 3.3 V compatible and requires no external loop filter components. All inputs (except PCLK) accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω transmission LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 Ω transmission lines. For series terminated transmission lines, each of the MPC9773 outputs can drive one or two traces, giving the devices an effective fanout of 1:24. The device is pin and function compatible to the MPC973 and is packaged in a 52-lead LQFP package.