メインコンテンツに移動

特長

  • Additive PCIe Gen 6 CC jitter < 18fs RMS (Fanout mode)
  • PCIe Gen 6 CC jitter < 100fs RMS (High-BW Zero-Delay Buffer (ZDB) mode)
  • 2 Low Power HCSL (LP-HCSL) outputs eliminate 4 resistors per output pair
  • Direct connection to 85Ω transmission lines
  • Dedicated OE# pin for each output
  • Spread spectrum tolerant
  • Pin or SMBus configuration
  • 3 selectable SMBus addresses
  • SMBus interface is not required for device operation
  • Easy AC coupling to other logic families, see application note AN-891.
  • Space-saving 24-pin 4mm × 4mm VFQFPN

説明

The 9DBL0252 2-output zero-delay/fanout buffer is a 3.3V member of Renesas' full-featured PCIe family. The 9DBL0252 supports PCIe Gen 1 through Gen 6 and both Common and Independent Reference Clock architectures.

For information regarding evaluation boards and material, please contact your local sales representative.

パラメータ

属性
Diff. Outputs2
Diff. Output SignalingLP-HCSL
Output Freq Range (MHz)1 - 200
Diff. Inputs1
Diff. Input SignalingHCSL
Accepts Spread Spec InputYes
Power Consumption Typ (mW)100
Supply Voltage (V)3.3 - 3.3
Output TypeLP-HCSL
Diff. Termination Resistors0
Package Area (mm²)16
Battery BackupNo
Battery SealNo
CPU Supervisory Function PORNo
Crystal Frequency TrimmingNo
Frequency Out PinNo
Inputs (#)1
Input Freq (MHz)1 - 200
Additive Phase Jitter Typ RMS (fs)300
FunctionZero Delay Buffer
Input TypeHCSL
Output Banks (#)1
Core Voltage (V)3.3
Output Voltage (V)0.8

パッケージオプション

Pkg. TypePkg. Dimensions (mm)Lead Count (#)Pitch (mm)
VFQFPN4.0 x 4.0 x 0.9240.5

適用されたフィルター