メインコンテンツに移動
JESD204B/C Clock Jitter Attenuator

パッケージ情報

CADモデル:View CAD Model
Pkg. Type:CABGA
Pkg. Code:BDG100
Lead Count (#):100
Pkg. Dimensions (mm):11.0 x 11.0 x 1.2
Pitch (mm):1

環境及び輸出分類情報

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

製品スペック

Lead Count (#)100
Carrier TypeReel
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)1500
Qty. per Carrier (#)0
Pb (Lead) FreeYes
Pb Free Categorye1 SnAgCu
Temp. Range (°C)-40 to 85°C
Accepts Spread Spec Input_none
Additive Phase Jitter Typ RMS (fs)52
Additive Phase Jitter Typ RMS (ps)0.052
Adjustable PhaseYes
Advanced FeaturesHoldover, Phase Delay, Input Switching, JESD204B, Programmable Clock
Core Voltage (V)3.3V
DPLL Channels (#)0
Feedback Divider Resolution (bits)12
Fractional Output Dividers (#)0
Frequency Plan2949.12 / Output_Divider
Input Freq (MHz)1.92 - 2000
Input RedundancyInput Monitor, Auto-switch, Manual switch, Revertive and non-revertive switch, Holdover
Input Ref. Divider Resolution (bits)12
Input TypeLVDS, LVPECL
Inputs (#)4
JESD204B/C CompliantYes
Length (mm)11
Loop Bandwidth Range (Hz)20 - 100
MOQ1500
Noise Floor (dBc/Hz)-160
Output Banks (#)5
Output Divider Resolution (bits)8
Output Freq Range (MHz)18.432 - 2949.12
Output Skew (ps)100
Output TypeLVDS, LVPECL
Output Voltage (V)3.3V
Outputs (#)18
PLLYes
Phase Jitter Typ RMS (fs)52
Phase Jitter Typ RMS (ps)0.052
Phase Noise Supports GSMYes
Pitch (mm)1
Pkg. Dimensions (mm)11.0 x 11.0 x 1.2
Pkg. TypeCABGA
Product CategoryJESD204B/C
Prog. Clock_none
Reel Size (in)13
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Synthesis ModeInteger
Tape & ReelYes
Thickness (mm)1.2
Width (mm)11
Xtal Freq (KHz)30720 - 250000
掲載No

説明

The 8V19N490B is a fully integrated FemtoClock® NG jitter attenuator and clock synthesizer designed as a high-performance clock solution for conditioning and frequency/phase management of wireless base station radio equipment boards. The device is optimized to deliver excellent phase noise performance as required in GSM, WCDMA, LTE, and LTE-A radio board implementations. The 8V19N490B supports JESD204B subclass 0 and 1 clocks.

A two-stage PLL architecture supports both jitter attenuation and frequency multiplication. The first stage PLL is the jitter attenuator and uses an external VCXO for best possible phase noise characteristics. The second stage PLL locks on the VCXO-PLL output signal and synthesizes the target frequency.

The device supports the clock generation of high-frequency clocks from the selected VCO and low-frequency synchronization signals (SYSREF). SYSREF signals are internally synchronized to the clock signals. Delay functions exist for achieving alignment and controlled phase delay between system reference and clock signals and to align/delay individual output signals. The four redundant inputs are monitored for activity. Four selectable clock switching modes are provided to handle clock input failure scenarios. Auto-lock, individually programmable output frequency dividers, and phase adjustment capabilities are added for flexibility. The device is configured through a 3-wire SPI interface and reports lock and signal loss status in internal registers and via a lock detect (LOCK) output. Internal status bit changes can also be reported via the nINT output. The 8V19N490B is ideal for driving converter circuits in wireless infrastructure, radar/imaging, and instrumentation/medical applications.

For information regarding evaluation boards and material, please contact your local sales representative.