特長
- 19 - 0.7V HCSL differential HCSL output pairs
- Adjustable external feedback path
- Phase jitter: PCIe Gen3 < 1ps rms
- Phase jitter: QPI 9.6GT/s < 0.2ps rms
- PLL or bypass mode
- PLL can de-jitter incoming clock
- 9 selectable SMBus Addresses
- 8 OE# pins
- 100MHz or 133MHz PLL mode operation for PCIe and QPI applications
- Selectable PLL bandwidth minimizes jitter peaking in downstream PLLs
- Spread spectrum compatible
説明
The 9ZX21901B is a version of the Intel DB1900Z differential buffer with an adjustable external feedback path allowing the user to eliminate trace delays from their design. It is suitable for PCIe Gen 3 or QPI applications. The part is backward compatible with PCIe Gen 1 and Gen 2. And, the device maintains low drift for critical QPI applications. In bypass mode, the 9ZX21901 can provide outputs up to 400MHz. See the 9ZX21901C for a fixed external feedback path.
パラメータ
属性 | 値 |
---|---|
Chipset Manufacturer | Intel |
Clock Spec. | DB1900Z v1.6 |
Diff. Outputs | 19 |
Diff. Output Signaling | HCSL |
Output Enable (OE) Pins | 8 |
Output Freq Range (MHz) | - |
Diff. Inputs | 1 |
Diff. Input Signaling | HCSL |
Accepts Spread Spec Input | Yes |
Power Consumption Typ (mW) | 1350 |
Advanced Features | Multiple SMBus addresses, HW PLL mode control, Adjustable Feedback |
App Jitter Compliance | PCIe Gen1, PCIe Gen2, PCIe Gen3, QPI |
Package Area (mm²) | 100 |
パッケージオプション
Pkg. Type | Pkg. Dimensions (mm) | Lead Count (#) | Pitch (mm) |
---|---|---|---|
VFQFPN | 10.0 x 10.0 x 1.0 | 72 | 0.5 |
アプリケーション
- Buffer for Romley servers
適用されたフィルター
読込中