Skip to main content

Features

  • Additive PCIe Gen 6 CC jitter < 18fs RMS (fanout mode)
  • PCIe Gen 6 CC jitter <100fs RMS (High-BW Zero Delay Buffer (ZDB) mode)
  • 2 Low-Power HCSL (LP-HCSL) outputs eliminate 4 resistors per output pair
  • Direct connection to 100Ω transmission lines
  • Dedicated OE# pin for each output
  • Spread spectrum tolerant
  • Pin or SMBus configuration
  • 3 selectable SMBus addresses
  • SMBus interface not required for device operation
  • Easy AC coupling to other logic families, see application note AN-891
  • Space-saving 24-pin 4mm × 4mm VFQFPN

Description

The 9DBL0242 2-output zero-delay/fanout buffer is a 3.3V member of Renesas' full-featured PCIe family. The 9DBL0242 supports PCIe Gen 1 through Gen 6 and both Common and Independent Reference Clock architectures.

For information regarding evaluation boards and material, please contact your local sales representative.

Parameters

Attributes Value
Temp. Range (°C) -40 to 85°C

Package Options

Pkg. Type Pkg. Dimensions (mm) Lead Count (#) Pitch (mm)
VFQFPN 4.0 x 4.0 x 0.9 24 0.5

Applications

  • PCIe Riser Cards
  • nVME Storage
  • Networking
  • Accelerators
  • Industrial Control/Embedded

Applied Filters: