Skip to main content

Features

  • LP-HCSL outputs eliminate up to 32 terminated resistors
  • PCIe Gen 1–7 compliance
  • Drive both source-terminated and double-terminated loads
  • Selectable output slew rate via pin
  • Support both 85Ω and 100Ω output impedance versions
  • Open-drain LOS (Loss-Of-Signal) indication output
  • Power down tolerance (PDT)
  • Flexible startup sequencing (FSS)
  • Automatic clock parking (ACP)
  • Dedicated OE# pins to control group output
  • 4-wire Side-Band interface and device daisy-chaining
  • SMBus write protection features with 9 selectable addresses
  • 5mm × 5mm 40-VFQFPN package

Description

The RC19008 is an 8-output PCIe Gen7 buffer that is backward compatible with earlier PCIe generations. The RC19008 provides ultra-low additive jitter and reduced in-to-out delay performance for better design margin and incorporates several features for easier and more robust design.

Parameters

AttributesValue
Diff. Outputs8
Diff. Output SignalingLP-HCSL
Output Freq Range (MHz)1 - 400
Diff. Inputs1
Power Consumption Typ (mW)231, 237
Supply Voltage (V)3.3 - 3.3
Output TypeLP-HCSL
Battery BackupNo
Battery SealNo
CPU Supervisory Function PORNo
Crystal Frequency TrimmingNo
Frequency Out PinNo
Inputs (#)1
Input Freq (MHz)1 - 400
Adjustable PhaseNo
Noise Floor (dBc/Hz)-154
Channels (#)2
Additive Phase Jitter Typ RMS (fs)30
FunctionFanout Buffer
Input TypeLVDS, HCSL
Output Banks (#)1
Core Voltage (V)3.3
Output Voltage (V)0.8

Package Options

Pkg. TypePkg. Dimensions (mm)Lead Count (#)Pitch (mm)
VFQFPN5.0 x 5.0 x 0.9400.4

Application Block Diagrams

Genoa Server Block Diagram
AMD 4th-Gen EPYC (Genoa) Power & Timing System
Complete power and timing system for AMD Genoa with SVI3, DDR5, and PCIe Gen 5/6 support.

Applied Filters: