Skip to main content
6-output Differential Buffer For PCIe Gen2

Package Information

CAD Model:View CAD Model
Pkg. Type:TSSOP
Pkg. Code:PGG28
Lead Count (#):28
Pkg. Dimensions (mm):9.7 x 4.4 x 1.0
Pitch (mm):0.65

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)1
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)28
Carrier TypeTube
Moisture Sensitivity Level (MSL)1
Qty. per Reel (#)0
Qty. per Carrier (#)50
Package Area (mm²)42.7
Pkg. Dimensions (mm)9.7 x 4.4 x 1.0
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)0 to 70°C
Country of AssemblyTAIWAN
Country of Wafer FabricationSINGAPORE
Accepts Spread Spec InputYes
App Jitter CompliancePCIe Gen1, PCIe Gen2
ArchitectureCommon
C-C Jitter Max P-P (ps)50
C-C Jitter Typ P-P (ps)35
Core Voltage (V)3.3
Diff. Input SignalingHCSL
Diff. Inputs1
Diff. Output SignalingHCSL
Diff. Outputs6
Diff. Termination Resistors24
Feedback InputNo
FunctionZero Delay Buffer
Input Freq (MHz)100 - 100
Input TypeHCSL
Inputs (#)1
Length (mm)9.7
MOQ200
Output Banks (#)1
Output Freq Range (MHz)80 - 105
Output Skew (ps)50
Output TypeHCSL
Output Voltage (V)3.3
Outputs (#)6
PLLYes
Phase Jitter Max RMS (ps)3
Phase Jitter Typ RMS (ps)1.3
Pitch (mm)0.65
Pkg. TypeTSSOP
Power Consumption Typ (mW)429
Price (USD)$2.58869
Prog. ClockNo
Prog. InterfaceSMBUS
PublishedNo
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Thickness (mm)1
Width (mm)4.4

Description

The 9DB106 zero-delay buffer supports PCIe Gen1 and Gen2 clocking requirements. The 9DB106 is driven by a differential SRC output pair from an IDT CK410/CK505-compliant main clock generator. It attenuates jitter on the input clock and has a selectable PLL bandwidth to maximize performance in systems with or without Spread-Spectrum clocking. An SMBus interface allows control of the PLL bandwidth and bypass options, while 2 clock request (CLKREQ#) pins make the 9DB106 suitable for Express Card applications.