メインコンテンツに移動
4K x 9 DualSync FIFO, 5.0V

パッケージ情報

CADモデル:View CAD Model
Pkg. Type:TQFP
Pkg. Code:PP64
Lead Count (#):64
Pkg. Dimensions (mm):10.0 x 10.0 x 1.4
Pitch (mm):0.5

環境及び輸出分類情報

Pb (Lead) FreeNo
Moisture Sensitivity Level (MSL)3
ECCN (US)
HTS (US)

製品スペック

Lead Count (#)64
Pb (Lead) FreeNo
Carrier TypeTray
ArchitectureDual FIFO
Bus Width (bits)9
Core Voltage (V)5
Density (Kb)36
Family NameDualSync
I/O Frequency (MHz)40 - 40
I/O Type5.0 V TTL
InterfaceSynchronous
Length (mm)10
MOQ80
Moisture Sensitivity Level (MSL)3
Organization4K x 9
Package Area (mm²)100
Pb Free Categorye0
Pitch (mm)0.5
Pkg. Dimensions (mm)10.0 x 10.0 x 1.4
Pkg. TypeTQFP
Qty. per Carrier (#)160
Qty. per Reel (#)0
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Tape & ReelNo
Temp. Range (°C)0 to 70°C
Thickness (mm)1.4
Width (mm)10
掲載No

説明

The 72841 is a 4K x 9 dual synchronous (clocked) FIFO. The device is functionally equivalent to two 72241 FIFOs in a single package with all associated control, data, and flag lines assigned to separate pins. Each of the two FIFOs has a 9-bit input data port and a 9-bit output data port. The Read Clock can be tied to the Write Clock for single clock operation or the two clocks can run asynchronous of one another for dual clock operation. The 72841 architecture lends itself to many flexible configurations such as: 2-level priority data buffering, Bidirectional operation, Width expansion and Depth expansion.