Skip to main content
JESD204B/C Compliant Fanout Buffer and Divider

Package Information

CAD Model:View CAD Model
Pkg. Type:VFQFPN
Pkg. Code:NLG64
Lead Count (#):64
Pkg. Dimensions (mm):9.0 x 9.0 x 0.9
Pitch (mm):0.5

Environmental & Export Classifications

Moisture Sensitivity Level (MSL)3
Pb (Lead) FreeYes
ECCN (US)EAR99
HTS (US)8542.39.0090

Product Attributes

Lead Count (#)64
Carrier TypeTray
Moisture Sensitivity Level (MSL)3
Qty. per Reel (#)0
Qty. per Carrier (#)207
Pb (Lead) FreeYes
Pb Free Categorye3 Sn
Temp. Range (°C)-40 to 85°C (Tc ≤ 105°C)
Country of AssemblyTAIWAN
Country of Wafer FabricationSINGAPORE
105°C Max. Case Temp.1
Adjustable PhaseYes
Advanced FeaturesJESD204B, Dual Buffer, Individual output bank enable, Individual output enable, Per-bank divider, Universal outputs
Channels (#)2
Core Voltage (V)3.3
Divider Value1, 2, 3, 4, 6, 8, 12, 16, 24
FunctionBuffer, Divider
Input Freq (MHz)3000
Input TypeLVPECL, LVDS
Inputs (#)2
Length (mm)9
Longevity2040 Apr
MOQ207
Noise Floor (dBc/Hz)-158.8
Output Banks (#)4
Output Freq Range (MHz)3000
Output Skew (ps)100
Output TypeLVPECL, LVDS
Output Voltage (V)3.3
Outputs (#)16
Package Area (mm²)81
Pitch (mm)0.5
Pkg. Dimensions (mm)9.0 x 9.0 x 0.9
Pkg. TypeVFQFPN
Price (USD)$12.92269
Product CategoryClock Buffers & Drivers, RF Buffers
PublishedNo
Requires Terms and ConditionsRequires acceptance of Terms and Conditions
Supply Voltage (V)3.3 - 3.3
Tape & ReelNo
Thickness (mm)0.9
Width (mm)9

Description

The 8V79S683 is a fully integrated, clock and SYSREF signal fanout buffer for JESD204B/C applications. It is designed as a high-performance clock and converter synchronization solution for wireless base station radio equipment boards with JESD204B/C subclass 0, 1, and 2 compliance. The main function of the device is the distribution and fanout of high-frequency clocks and low-frequency system reference signals generated by a JESB204B clock generator such as the IDT 8V19N490, extending its fanout capabilities and providing additional phase-delay. The 8V79S683 is optimized to deliver very low phase noise clocks and precise, phase-adjustable SYSREF synchronization signals. Low-skew outputs, low device-to-device skew characteristics and fast output rise/fall times help the system design to achieve deterministic clock and SYSREF phase relationship across devices.

The device distributes the input clock (CLK) and JESD204B SYSREF signals (REF) to four fanout channels. Input clock signals can be frequency divided and are fanned-out to multiple clock (QCLK_y) and SYSREF (QREF_r) outputs. Configurable phase-delay circuits are available for both clock and SYSREF signals. The propagation delays in all signal paths are fully deterministic to support fixed phase relationships between clock and SYSREF signals within one device. The device facilitates synchronization between frequency dividers within the device and across multiple devices, removing phase ambiguity introduced in dividers between power and configuration cycles.