Lead Count (#) | 100 |
Pkg. Code | PKG100 |
Pitch (mm) | 0.65 |
Pkg. Type | TQFP |
Pkg. Dimensions (mm) | 20.0 x 14.0 x 1.4 |
Pb (Lead) Free | Yes |
Moisture Sensitivity Level (MSL) | 3 |
ECCN (US) | NLR |
HTS (US) | 8542320041 |
Lead Count (#) | 100 |
Pb (Lead) Free | Yes |
Carrier Type | Tray |
Moisture Sensitivity Level (MSL) | 3 |
Price (USD) | 1ku | 7.26333 |
Architecture | ZBT |
Bus Width (bits) | 36 |
Core Voltage (V) | 3.3 |
Density (Kb) | 4608 |
I/O Frequency (MHz) | 1 - 1 |
I/O Voltage (V) | 2.5 - 2.5 |
Length (mm) | 20.0 |
MOQ | 144 |
Organization | 128K x 36 |
Output Type | Pipelined |
Package Area (mm²) | 280.0 |
Pb Free Category | e3 Sn |
Pitch (mm) | 0.65 |
Pkg. Dimensions (mm) | 20.0 x 14.0 x 1.4 |
Pkg. Type | TQFP |
Qty. per Carrier (#) | 72 |
Qty. per Reel (#) | 0 |
Requires Terms and Conditions | Does not require acceptance of Terms and Conditions |
Tape & Reel | No |
Temp. Range | 0 to 70°C |
Thickness (mm) | 1.4 |
Width (mm) | 14.0 |
The 71V546 3.3V CMOS SRAM, organized as 128K x 36 bits, is designed to eliminate dead bus cycles when turning the bus around between reads and writes or writes and reads. Thus, it has been given the name ZBT™, or Zero Bus Turnaround. The 71V546 contains data I/O, address, and control signal registers. In the burst mode, it can provide four cycles of data for a single address presented to the SRAM.