メインコンテンツに移動
1:2 LVDS 1.8V/2.5V Fanout Buffer for 1PPS and High-Speed Clocks

パッケージ情報

Pkg. Type: VFQFPN
Pkg. Code: NLG16
Lead Count (#): 16
Pkg. Dimensions (mm): 3.0 x 3.0 x 1.0
Pitch (mm): 0.5

環境及び輸出分類情報

Moisture Sensitivity Level (MSL) 3
Pb (Lead) Free Yes
ECCN (US) EAR99
HTS (US) 8542.39.0090

製品スペック

Lead Count (#) 16
Carrier Type Tray
Moisture Sensitivity Level (MSL) 3
Qty. per Reel (#) 0
Qty. per Carrier (#) 624
Pb (Lead) Free Yes
Pb Free Category e3 Sn
Temp. Range (°C) -40 to 85°C
Country of Assembly Malaysia
Country of Wafer Fabrication Austria
Price (USD) 5.475
Additive Phase Jitter Typ RMS (fs) 42
Additive Phase Jitter Typ RMS (ps) 0.042
Adjustable Phase No
Budgetary Price (100u) (USD) 4.61
Budgetary Price (1ku) (USD) 4.14
Budgetary Price (1u) (USD) 5.59
Channels (#) 1
Core Voltage (V) 1.8
Family Name 8P34S
Function Buffer
Input Freq (MHz) 0 - 1200
Input Type LVPECL, LVDS, CML
Inputs (#) 1
Length (mm) 3.0
Longevity 2040 4月
MOQ 624
Noise Floor (dBc/Hz) -162
Output Banks (#) 1
Output Freq Range (MHz) 0 - 1200
Output Skew (ps) 20
Output Type LVDS
Output Voltage (V) 1.8, 2.5
Outputs (#) 2
Package Area (mm²) 9.0
Pitch (mm) 0.5
Pkg. Dimensions (mm) 3.0 x 3.0 x 1.0
Pkg. Type VFQFPN
Requires Terms and Conditions Does not require acceptance of Terms and Conditions
Supply Voltage (V) 1.8 - 1.8
Tape & Reel No
Thickness (mm) 1.0
Width (mm) 3.0
掲載 No

説明

The 8P34S1102 is a high-performance differential LVDS fanout buffer. The device is designed for the fanout of 1PPS signals or high-frequency, very low additive phase noise clock and data signals. The 8P34S1102 supports fail-safe operation and is characterized to operate from a 1.8V or 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8P34S1102 ideal for those clock distribution applications demanding well-defined performance and repeatability. One differential input and two low skew outputs are available. The integrated bias voltage reference enables easy interfacing of single-ended signals to the differential device input. The device is optimized for low power consumption and low additive phase noise.