メインコンテンツに移動
Synchronous Ethernet IDT WAN PLL™

パッケージ情報

CADモデル:View CAD Model
Pkg. Type:TQFP
Pkg. Code:EQG100
Lead Count (#):100
Pkg. Dimensions (mm):14.0 x 14.0 x 1.4
Pitch (mm):0.5

環境及び輸出分類情報

Pb (Lead) FreeYes
Moisture Sensitivity Level (MSL)3
ECCN (US)
HTS (US)

製品スペック

Pkg. TypeTQFP
Lead Count (#)100
Pb (Lead) FreeYes
Carrier TypeReel
Advanced FeaturesProgrammable Clock, Reference Output
App Jitter ComplianceGR-1244-CORE, GR-253-CORE, GR-1377-CORE, ITU-T G.812, ITU-T G.813, ITU-T G.783, Stratum 2, 3E, 3, SMC, 4E, 4 Clocks
Core Voltage (V)3.3
Input Freq (MHz)0.002 - 622.08
Input TypeAMI, LVPECL, LVDS, LVCMOS
Inputs (#)15
Length (mm)14
MOQ1500
Moisture Sensitivity Level (MSL)3
Output Banks (#)11
Output Freq Range (MHz)1.0E-6 - 622.08
Output Skew (ps)50
Output TypeAMI, LVPECL, LVDS, LVCMOS
Output Voltage (V)3.3
Outputs (#)11
Package Area (mm²)196
Pb Free Categorye3 Sn
Phase Jitter Typ RMS (ps)4.3
Pitch (mm)0.5
Pkg. Dimensions (mm)14.0 x 14.0 x 1.4
Prog. ClockYes
Prog. InterfaceEPROM, Multiplexed, Intel, Motorola, Serial, JTAG
Qty. per Carrier (#)0
Qty. per Reel (#)750
Reel Size (in)13
Reference OutputYes
Requires Terms and ConditionsDoes not require acceptance of Terms and Conditions
Spread SpectrumNo
Tape & ReelYes
Temp. Range (°C)0 to 70°C
Thickness (mm)1.4
Width (mm)14
掲載No

説明

The 82V3380A is an integrated, single-chip solution for the Synchronous Equipment Timing Source for Stratum 2, 3E, 3, SMC, 4E and 4 clocks in SONET / SDH equipments, DWDM and Wireless base station, such as GSM, 3G, DSL concentrator, Router and Access Network applications. The device supports three types of input clock sources: recovered clock from STM-N or OC-n, PDH network synchronization timing and external synchronization reference timing. Based on ITU-T G.783 and Telcordia GR-253-CORE, the device consists of T0 and T4 paths. The T0 path is a high quality and highly configurable path to provide system clock for node timing synchronization within a SONET / SDH network. The T4 path is simpler and less configurable for equipment synchronization. The T4 path locks independently from the T0 path or locks to the T0 path. An input clock is automatically or manually selected for T0 and T4 each for DPLL locking. Both the T0 and T4 paths support three primary operating modes: Free-Run, Locked and Holdover. In Free-Run mode, the DPLL refers to the master clock. In Locked mode, the DPLL locks to the selected input clock. In Holdover mode, the DPLL resorts to the frequency data acquired in Locked mode. Whatever the operating mode is, the DPLL gives a stable performance without being affected by operating conditions or silicon process variations. If the DPLL outputs are processed by T0/T4 APLL, the outputs of the device will be in a better jitter/wander performance. The device provides programmable DPLL bandwidths: 0.5 mHz to 560 Hz in 19 steps and damping factors: 1.2 to 20 in 5 steps. Different settings cover all SONET / SDH clock synchronization requirements. A high stable input is required for the master clock in different applications. The master clock is used as a reference clock for all the internal circuits in the device. It can be calibrated within ±741 ppm. All the read/write registers are accessed through a microprocessor interface. The device supports five microprocessor interface modes: EPROM, Multiplexed, Intel, Motorola and Serial. In general, the device can be used in Master/Slave application. In this application, two devices should be used together to enable system protection against single chip failure. See Chapter 4 Typical Application for details.