Lead Count (#) | 64 |
Pkg. Type | VFQFPN |
Pkg. Code | NLG64 |
Pitch (mm) | 0.5 |
Pkg. Dimensions (mm) | 9.0 x 9.0 x 0.9 |
Moisture Sensitivity Level (MSL) | 3 |
Pb (Lead) Free | Yes |
ECCN (US) | |
HTS (US) |
Pkg. Type | VFQFPN |
Lead Count (#) | 64 |
Carrier Type | Tray |
Moisture Sensitivity Level (MSL) | 3 |
Qty. per Reel (#) | 0 |
Qty. per Carrier (#) | 207 |
Pb (Lead) Free | Yes |
Pb Free Category | e3 Sn |
Temp. Range | 0 to +70°C (Tc ≤ 105°C) |
105°C Max. Case Temp. | 1 |
Adjustable Phase | Yes |
Advanced Features | JESD204B/C, Dual Buffer, Individual output bank enable, Individual output enable, Per-bank divider, Universal outputs |
Channels (#) | 4 |
Core Voltage (V) | 3.3 |
Divider Value | 1, 2, 3, 4, 6, 8, 12, 16, 24 |
Function | Buffer, Divider |
Input Freq (MHz) | 0 - 3000 |
Input Type | LVPECL, LVDS |
Inputs (#) | 2 |
Length (mm) | 9 |
Longevity | 2040 Apr |
MOQ | 207 |
Noise Floor (dBc/Hz) | -163 |
Output Freq Range (MHz) | 0 - 3000 |
Output Skew (ps) | 100 |
Output Type | LVPECL, LVDS, HCSL |
Output Voltage (V) | 3.3 |
Outputs (#) | 16 |
Package Area (mm²) | 81.0 |
Pitch (mm) | 0.5 |
Pkg. Dimensions (mm) | 9.0 x 9.0 x 0.9 |
Requires Terms and Conditions | Requires acceptance of Terms and Conditions |
Supply Voltage (V) | 3.3 - 3.3 |
Tape & Reel | No |
Thickness (mm) | 0.9 |
Width (mm) | 9 |
The RC18016A is a fully integrated, clock and SYSREF signal sixteen output fanout buffer for JESD204B/C applications. It is designed as a high-performance clock and converter synchronization solution for wireless base station radio equipment boards with JESD204B/C subclass 0, 1, and 2 compliances. The main function of the device is the distribution and fanout of high-frequency clocks and low-frequency system reference signals generated by a JESB204B/C clock generator such as the RC38312A, extending its fanout capabilities and providing additional phase-delay. The RC18016A is optimized to deliver very low phase noise clocks and precise, phase-adjustable SYSREF synchronization signals. Low-skew outputs, low device-to-device skew characteristics and fast output rise/fall times help the system design to achieve deterministic clock and SYSREF phase relationship across devices.