Skip to main content

Overview

Description

The 9FGV1006 is a member of Renesas' PhiClock™ programmable clock generator family. The 9FGV1006 provides two copies of a single integer, fractional or spread-spectrum output frequency and one copy of the crystal reference input. Two select pins allow for hardware selection of the desired configuration, or two I²C bits all easy software selection of the desired configuration. The user may configure any one of the four OTP configurations as the default when operating in I²C mode. Four unique I²C addresses are available, allowing easy I²C access to multiple components.

Features

  • PCIe Gen 1–7 compliant
  • PCIe Gen 7 Common Clock jitter < 41fs RMS
  • 276fs RMS typical phase jitter at 156.25MHz (12kHz to 20MHz)
  • 2 programmable output pairs plus 1 LVCMOS REF output
  • 1 integer, fractional or spread-spectrum output frequency per configuration
  • 1MHz to 325MHz output frequency (LVDS or LP-HCSL)
  • 1MHz to 200MHz output frequency (LVCMOS)
  • 1.8V to 3.3V core VDD
  • Individual 1.8V, 2.5V, or 3.3V VDDO for each programmable output pair
  • Supports HCSL, LVDS, and LVCMOS I/O standards
  • Supports AC-coupled LVPECL and CML logic – See AN-891
  • 3mm × 3mm 16-LGA packages with 50MHz integrated crystal option
  • Supported by Timing Commander™ software

Comparison

Applications

Documentation

Design & Development

Software & Tools

Software Downloads

Type Title Date
Software & Tools - Software ZIP 9.27 MB
Software & Tools - Other 7Z 6.19 MB
2 items

Boards & Kits

Models

ECAD Models

Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on the CAD Model links in the Product Options table. If a symbol or model isn't available, it can be requested directly from SamacSys.

Diagram of ECAD Models

Models

Type Title Date
Model - IBIS ZIP 106 KB
1 item
This device is factory-configurable. Try the Custom Part Configuration Utility.

Product Options

Applied Filters:

Support

Support Communities

Support Communities

Get quick technical support online from Renesas Engineering Community technical staff.
Browse FAQs

FAQs

Browse our knowledge base of common questions and answers.
Submit a Ticket

Submit a Ticket

Need to ask a technical question or share confidential information?

Videos & Training

Ron Wade, chief PCIe system architect explains the fundamental difference in reference clock jitter budgets between the first three generations of the specification and those of Gen4 and Gen5 which raise new challenges for designers.

Related Resources