Pitch (mm) | 0.65 |
Lead Count (#) | 20 |
Pkg. Dimensions (mm) | 6.5 x 4.4 x 1.0 |
Pkg. Code | PGG20 |
Pkg. Type | TSSOP |
Moisture Sensitivity Level (MSL) | 1 |
Pb (Lead) Free | Yes |
ECCN (US) | NLR |
HTS (US) | 8542390001 |
Lead Count (#) | 20 |
Carrier Type | Reel |
Moisture Sensitivity Level (MSL) | 1 |
Qty. per Carrier (#) | 0 |
Package Area (mm²) | 28.6 |
Pitch (mm) | 0.65 |
Pkg. Dimensions (mm) | 6.5 x 4.4 x 1.0 |
Qty. per Reel (#) | 3000 |
Pb (Lead) Free | Yes |
Pb Free Category | e3 Sn |
Temp. Range | 0 to 70°C |
Country of Assembly | Philippines, Taiwan |
Country of Wafer Fabrication | Singapore |
Price (USD) | 1ku | 2.11058 |
Accepts Spread Spec Input | Yes |
App Jitter Compliance | PCIe Gen1, PCIe Gen2 |
Architecture | Common |
C-C Jitter Max P-P (ps) | 35 |
C-C Jitter Typ P-P (ps) | 30 |
Chipset Name | Blackford, Clarksboro, Greencreek, Lindenhurst, Twincastle, San Clemente, Seaburg, Tylersburg |
Core Voltage (V) | 3.3 |
Diff. Input Signaling | HCSL |
Diff. Inputs | 1 |
Diff. Output Signaling | HCSL |
Diff. Outputs | 2 |
Diff. Termination Resistors | 8 |
Feedback Input | No |
Function | Zero Delay Buffer |
Input Freq (MHz) | 50 - 100 |
Input Type | HCSL |
Inputs (#) | 1 |
Length (mm) | 6.5 |
MOQ | 3000 |
Multiplication Value | 1 |
Output Banks (#) | 1 |
Output Freq Range (MHz) | 99 - 101 |
Output Skew (ps) | 25 |
Output Type | HCSL |
Output Voltage (V) | 0.8 |
Outputs (#) | 2 |
PLL | Yes |
Pkg. Type | TSSOP |
Platform Name | Bensley, Caneland, Glidewell, Lindenhurst, Truland, Stoakley, Thurley, Cranberry Lake |
Power Consumption Typ (mW) | 247 |
Prog. Clock | No |
Reel Size (in) | 13 |
Requires Terms and Conditions | Does not require acceptance of Terms and Conditions |
Supply Voltage (V) | 3.3 - 3.3 |
Tape & Reel | Yes |
Thickness (mm) | 1 |
Width (mm) | 4.4 |
The 9DB102 zero-delay buffer supports PCI Express clocking requirements. The 9DB102 is driven by a differential SRC output pair from an IDT CK409/CK410-compliant main clock generator such as the 952601 or 954101. It attenuates jitter on the input clock and has a selectable PLL Band Width to maximize performance in systems with or without Spread- Spectrum clocking.