Skip to main content
Synchronization Management Unit (SMU) for IEEE 1588 and Synchronous Ethernet

Package Information

Lead Count (#) 144
Pkg. Code BAG144
Pitch (mm) 1
Pkg. Type CABGA
Pkg. Dimensions (mm) 13.0 x 13.0 x 1.53

Environmental & Export Classifications

Moisture Sensitivity Level (MSL) 3
Pb (Lead) Free Yes
ECCN (US) NLR
HTS (US) 8542390001

Product Attributes

Lead Count (#) 144
Carrier Type Reel
Moisture Sensitivity Level (MSL) 3
Qty. per Reel (#) 1000
Qty. per Carrier (#) 0
Pb (Lead) Free Yes
Pb Free Category e1 SnAgCu
Temp. Range -40 to +85°C
Advanced Features Full SETS (ITU-T G.8264), Hitless Reference Switching, Fractional-N Input Dividers, External Sync Input, External Feedback, DCO with Physical Layer Frequency Support, LOS Inputs
Application System Synchronizer, IEEE 1588 Synthesizer
Channels (#) 3
Clock Support G.813, G.8262, GR-1244-CORE, GR-253-CORE, G.8273.2
Core Voltage (V) 1.8
Diff. Inputs 6
Diff. Outputs 4
Input Freq (MHz) 0.000001 - 650
Input Freq Range Type 1PPS (1 Hz), Composite Clock (G.703 64kbps), TDM, DS1, E1, SONET/SDH, Ethernet, OTN, Sync Pulse
Input Type LVCMOS, LVPECL, LVDS, AMI
Inputs (#) 14
Length (mm) 13
MOQ 1000
Output Freq Range (MHz) 0.000001 - 650
Output Freq Range Type 1PPS (1 Hz), Composite Clock (G.703 64kbps), TDM, DS1, E1, DS2, E3, DS3, 100BASE-T, STM-1/OC-3, STM-4/OC-12, 1000BASE-T/X, STM-16/OC-48, STM-64/OC-192/10GBASE-W, 10GBASE-R, XGMII/XAUI
Output Type LVCMOS, LVPECL, LVDS, AMI
Outputs (#) 13
Package Area (mm²) 169.0
Phase Jitter Typ RMS (ps) 0.560
Pitch (mm) 1
Pkg. Dimensions (mm) 13.0 x 13.0 x 1.53
Pkg. Type CABGA
Reel Size (in) 13
Requires Terms and Conditions Does not require acceptance of Terms and Conditions
Tape & Reel Yes
Thickness (mm) 1.53
Width (mm) 13

Description

The 82P33810 Synchronization Management Unit (SMU) provides tools to manage timing references, clock sources and timing paths for IEEE 1588 and Synchronous Ethernet (SyncE) based clocks. The device supports up to three independent timing paths that control: IEEE 1588 clock synthesis; SyncE clock generation; and general purpose frequency translation. The device supports physical layer timing with Digital PLLs (DPLLs) and it supports packet based timing with Digitally Controlled Oscillators (DCOs). Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs low-jitter clocks that can directly synchronize Ethernet interfaces; as well as SONET/SDH and PDH interfaces and IEEE 1588 Time Stamp Units (TSUs).