Overview
Description
The 5T9110 is a 2.5V PLL differential clock driver intended for high-performance computing and data communications applications. A key feature of the programmable skew is the ability of outputs to lead or lag the REF input signal. The 5T9110 has six differential programmable skew outputs in six banks, including a dedicated differential feedback. Skew is controlled by 3-level input signals that may be hardwired to appropriate high-mid-low levels. The redundant input capability allows for a smooth change over to a secondary clock source when the primary clock source is absent. The feedback bank allows divide-by-functionality from 1 to 12 using the DS[1:0] inputs. This provides the user with frequency multiplication from 1 to 12 without using divided outputs for feedback. Each output bank also allows for a divide-by functionality of 2 or 4. The 5T9110 features a user-selectable, single-ended or differential input to six differential outputs. The differential clock driver also acts as a translator from a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or single-ended 1.8V/2.5V LVTTL input to HSTL, eHSTL, or 1.8V/2.5V LVTTL outputs. The selectable interface is controlled by 3-level input signals that may be hardwired to appropriate high-mid-low levels. The differential outputs can be synchronously enabled/disabled. Additionally, when PE is held high, all the outputs are synchronized with the positive edge of the REF clock input. When PE is held low, all the outputs are synchronized with the negative edge of REF.
Features
- 2.5 VDD
- 6 pairs of programmable skew outputs
- Low skew: 100ps all outputs
- Selectable positive or negative edge synchronization
- Tolerant to spread spectrum input clock
- Synchronous output enable
- Selectable reference input
- Input frequency: 4.17MHz to 250MHz
- Output frequency: 12.5MHz to 250MHz
- 1.8V/2.5V LVTTL: Up to 250MHz
- HSTL/eHSTL: Up to 250MHz
- Hot insertable and overvoltage tolerant inputs
- 3-level inputs for skew control
- 3-level inputs for selectable interface
- 3-level inputs for divide selection multiply/divide ratios of (1-6, 8, 10, 12) / (2, 4)
- Selectable HSTL, eHSTL, 1.8V/2.5V LVTTL, or LVEPECL input interface
- Selectable differential or single-ended inputs and six differential outputs
- PLL bypass for DC testing
- External differential feedback, internal loop filter
- Low Jitter: < 75ps cycle-to-cycle
- Power-down mode
- Lock indicator
Comparison
Applications
Design & Development
Models
ECAD Models
Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on products in the Product Options table. If a symbol or model isn't available, it can be requested directly from the website.

Product Options
Applied Filters: