The 8A34001 System Synchronizer for IEEE 1588 generates ultra-low jitter; precision timing signals based on the IEEE 1588 Precision Time Protocol (PTP) and Synchronous Ethernet (SyncE). The device can be used as a single timing and synchronization source for a system or two of them can be used as a redundant pair for improved system reliability. Digitally Controlled Oscillators (DCOs) are available to be controlled by IEEE 1588 clock recovery servo software running on an external processor. The device supports physical layer timing with Digital PLLs (DPLLs) and other timing blocks necessary to implement a Synchronous Equipment Timing Source (SETS) for SyncE. The DCOs can be controlled using IEEE 1588 information alone, or they can combine IEEE 1588 time information with physical layer frequency information from SyncE in accordance with ITU-T G.8273.2. The device can be used to actively measure and compensate for clock propagation delays across backplanes and across circuit boards to ensure the distribution of accurate time and phase with minimal time error between IEEE 1588 Time Stamp Units (TSUs) in a system. The device supports multiple independent channels that control: IEEE 1588 clock synthesis; SyncE clock generation; jitter attenuation and universal frequency translation. Input-to-input, input-to-output and output-to-output phase skew can all be precisely managed. The device outputs ultra-low-jitter clocks that can directly synchronize SERDES running at up to 28Gbps; as well as CPRI/OBSAI, SONET/SDH and PDH interfaces and IEEE 1588 TSUs.
To see other devices in this product family, visit the ClockMatrix Timing Solutions page.
To easily implement synchronization in IEEE 1588 systems, Renesas offers PTP Clock Manager Software for free under license.
Title | Type | Date | |
---|---|---|---|
PDF2.34 MB
|
Datasheet
|
||
PDF199 KB
|
Application Note
|
||
PDF164 KB
|
Application Note
|
||
PDF140 KB
|
Application Note
|
||
PWM Co-located Carrier, PWM Squelch, and PWM Reference Switching Description for ClockMatrix Devices PDF96 KB
|
Application Note
|
||
PDF84 KB
|
Application Note
|
||
PDF57 KB
|
Application Note
|
||
PDF1.69 MB
|
Application Note
|
||
PDF1.16 MB
|
Application Note
|
||
PDF70 KB
|
Application Note
|
||
PDF1.92 MB
|
Application Note
|
||
PDF2.13 MB
|
Application Note
|
||
PDF2.48 MB
|
Application Note
|
||
PDF393 KB
|
Application Note
|
||
PDF556 KB
|
Application Note
|
||
PDF231 KB
|
Application Note
|
||
PDF349 KB
|
Application Note
|
||
PDF1.62 MB
|
Application Note
|
||
PDF354 KB
|
Application Note
|
||
PDF563 KB
|
Application Note
|
||
PDF390 KB
|
Application Note
|
||
PDF880 KB
|
Application Note
|
||
PDF584 KB
|
Application Note
|
||
PDF162 KB
|
Application Note
|
||
PDF739 KB
|
Application Note
|
||
PDF633 KB
|
Application Note
|
||
PDF479 KB
|
Application Note
|
||
PDF442 KB
|
Application Note
|
||
PDF566 KB
|
Application Note
|
||
PDF976 KB
|
Application Note
|
||
PDF659 KB
|
Application Note
|
||
PDF324 KB
|
Application Note
|
||
PDF38 KB
|
Device Errata
|
||
PDF1.18 MB
|
Guide
|
||
PDF10.53 MB
|
Guide
|
||
PDF2.35 MB
|
Guide
|
||
PDF213 KB
|
Guide
|
||
PDF143 KB
|
Guide
|
||
PDF2.35 MB
|
Guide
|
||
PDF2.67 MB
|
Manual - Hardware
|
||
PDF215 KB
|
Manual - Software
|
||
XLSX321 KB
|
Other
|
||
PDF320 KB
|
Overview
|
||
PDF1.83 MB
|
Overview
|
||
PDF135 KB
|
Product Change Notice
|
||
PDF113 KB
|
Product Change Notice
|
||
PDF301 KB
|
Product Change Notice
|
||
PDF123 KB
|
Product Change Notice
|
||
PDF435 KB
|
Product Change Notice
|
||
PDF103 KB
|
Release Note
|
||
PDF6.54 MB
|
Report
|
||
PDF288 KB
|
Schematic
|
||
PDF400 KB
|
White Paper
|
PTP Clock Manager for LinuxSupports IEEE 1588 and Synchronous Ethernet communication requirements. PTP Clock Manager features a clock servo and Packet Delay Variation (PDV) filter to meet the needs for G.8275.1 and G.8275.2 standards from the ITU-T.Downloads: | Protocol Stack | Renesas |
Title | Type | Date | |
---|---|---|---|
ZIP51.71 MB
|
Software & Tools - Other
|
||
ZIP18.02 MB
|
Software & Tools - Other
|
||
ZIP278 KB
|
Software & Tools - Other
|
||
ZIP73 KB
|
Software & Tools - Other
|
||
ZIP177 KB
|
Software & Tools - Other
|
||
ZIP177 KB
|
Software & Tools - Other
|
||
GZ263 KB
|
Software & Tools - Software
|
||
ZIP615 KB
|
Software & Tools - Software
|
This is the evaluation kit for the Renesas 8A34001 ClockMatrix System Synchronizer for IEEE 1588. The 8A34001 provides eight independent timing channels that can be...
Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on products in the Product Options table. If a symbol or model isn't available, it can be requested directly from the website.
Introducing the IDT ClockMatrix™ family of devices - high-performance, precision timing solutions designed to simplify clock designs for applications with up to 100 Gbps interface speeds.
They can be used anywhere in a system to perform critical timing functions, such as clock generation, frequency translation, jitter attenuation and phase alignment. A range of devices in the family support BBU, OTN, SyncE, synthesizer and jitter attenuator applications with several density options for each.
For more information, visit www.idt.com/clockmatrix.