メインコンテンツに移動

概要

説明

The 8S58035I is a high-speed 2-to-6 Differential-to-LVPECL fanout buffer. The 8S58035I is optimized for high-speed and very low output skew, making it suitable for use in demanding applications such as SONET, 1 Gigabit and 10 Gigabit Ethernet, and Fiber Channel. The internally terminated differential inputs and VREF_AC pins allow other differential signal families such as LVDS, LVDS, and CML to be easily interfaced to the input with minimal use of external components. The device also has a 2:1 MUX input, allowing for easy selection between two clock reference sources. The 8S58035I is packaged in a small 5mm x 5mm 32-pin VFQFN package which makes it ideal for use in space-constrained applications.

特長

  • Six LVPECL outputs
  • INx, nINx inputs can accept the following differential input levels: LVPECL, LVDS, CML
  • 50Ω internal input termination to VT
  • Two selectable differential input pairs
  • Maximum output frequency: 3.2GHz
  • Output Skew: 45ps (maximum)
  • Part-to-part skew: 200ps (maximum)
  • Additive phase jitter, RMS: 47fs (typical), (fREF = 622.08MHz, 12kHz to 20MHz, VCC = 3.3V)
  • Propagation Delay: 580ps (maximum)
  • LVPECL mode operating voltage supply range: VCC = 2.5V±5%, 3.3V±10%, VEE = 0V
  • -40 °C to 85 °C ambient operating temperature​

製品比較

アプリケーション

ドキュメント

設計・開発

モデル

ECADモデル

SamacSysの回路図シンボル、PCBフットプリント、および3D CADモデルは、製品オプションテーブルのCADモデルリンクをクリックすることで参照できます。シンボルまたはモデルが対応していない場合は、SamacSysに直接リクエスト可能です。

Diagram of ECAD Models

製品選択

適用されたフィルター