The 8P34S1212 is a high-performance differential LVDS fanout buffer. The device is designed for the fanout of 1PPS signals or high-frequency, very low additive phase-noise clock and data signals. The 8P34S1212 supports fail-safe operation and is characterized to operate from a 1.8V or 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8P34S1212 ideal for those clock distribution applications demanding well-defined performance and repeatability. Two selectable differential inputs and twelve low skew outputs are available. The integrated bias voltage reference enables easy interfacing of single-ended signals to the differential device input. The device is optimized for low power consumption and low additive phase noise.
Title | Type | Date | |
---|---|---|---|
PDF1.10 MB
|
Datasheet
|
||
PDF91 KB
|
Application Note
|
||
PDF1.99 MB
|
Application Note
|
||
PDF322 KB
|
Application Note
|
||
PDF170 KB
|
Application Note
|
||
PDF133 KB
|
Application Note
|
||
PDF495 KB
|
Application Note
|
||
PDF442 KB
|
Application Note
|
||
PDF180 KB
|
Application Note
|
||
PDF153 KB
|
Application Note
|
||
PDF160 KB
|
Application Note
|
||
PDF120 KB
|
Application Note
|
||
PDF565 KB
|
Application Note
|
||
PDF331 KB
|
Overview
|
||
PDF217 KB
|
Overview
|
||
PDF1.83 MB
|
Overview
|
||
PDF728 KB
|
Product Change Notice
|
||
PDF983 KB
|
Product Change Notice
|
||
PDF583 KB
|
Product Change Notice
|
||
PDF790 KB
|
Product Change Notice
|
Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on products in the Product Options table. If a symbol or model isn't available, it can be requested directly from the website.
Description
Transcript