Features
- Six differential LVDS outputs
- One differential clock input pair
- CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
- Maximum output frequency: 1.7GHz
- Translates any single ended input signal to LVDS levels with resistor bias on nCLK input
- Output skew: 55ps (maximum)
- Propagation delay: 850ps (maximum)
- Additive phase jitter, RMS: 0.067ps (typical)
- Full 3.3V or 2.5V power supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package
Description
The 854S006I is a low skew, high performance 1-to-6 Differential-to-LVDS Fanout Buffer. The CLK, nCLK pair can accept most standard differential input levels. The 854S006I is characterized to operate from either a 2.5V or a 3.3V power supply. Guaranteed output skew characteristics make the 854S006I ideal for those clock distribution applications demanding well defined performance and repeatability.
Parameters
| Attributes | Value |
|---|---|
| Function | Buffer |
| Outputs (#) | 6 |
| Output Type | LVDS |
| Output Freq Range (MHz) | 1700 |
| Input Type | HCSL, HSTL, LVDS, LVPECL, SSTL |
| Output Banks (#) | 1 |
| Output Voltage (V) | 2.5V, 3.3V |
| Output Skew (ps) | 55 |
| Additive Phase Jitter Typ RMS (fs) | 67 |
Package Options
| Pkg. Type | Pkg. Dimensions (mm) | Lead Count (#) | Pitch (mm) |
|---|---|---|---|
| TSSOP | 7.8 x 4.4 x 1.0 | 24 | 0.65 |
Applied Filters:
Loading