## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date:Feb.16.2007

# RENESAS TECHNICAL UPDATE

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan RenesasTechnology Corp.

| Product<br>Category   | MPU&MCU                                                                                                                 |         | Document<br>No.         | TN-16C-A162A/E         | Rev. | 1.00 |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------|---------|-------------------------|------------------------|------|------|
| Title                 | M16C/80 Series, M32C/80 Series Usage Precaution for Clock synchronous serial I/O mode in Serial interfaces (Serial I/O) |         | Information<br>Category | Technical Notification |      |      |
| Applicable<br>Product | M16C/80, M32C/80, M32C/81,<br>M32C/82, M32C/83, M32C/84,<br>M32C/85, M32C/86, M32C/87,<br>M32C/88 Groups                | Lot No. | Reference<br>Document   |                        |      |      |

#### 1. Precaution

UARTi in serial interfaces (Serial I/O) may start unintended data reception when all of the following three conditions are met. (i = 0 to 4, except i = 0 to 6 in M32C/87)

- (1) Bits SMD2 to SMD0 in the UiMR register are set to 001b (Clock synchronous serial I/O mode)
- (2) When either of these conditions is met
  - a) The CKDIR bit in the UiMR register is set to 0 (Internal clock)
  - b) When the CKDIR bit is set to 1 (External clock), the CRD bit in the UiC0 register is set to 0 and the CRS bit in the UiC0 register is set to 1 (Select RTS function)<sup>(1)</sup>
- (3) The UiRRM bit in registers UiC1, UCON, or U56CON is set to 1 (Continuous receive mode enabled)

UCON register: UARTi in M16C/80 (i = 0 and 1)

U56CON register: UARTi in M32C/87 (i = 5 and 6) UiC1 register: all the UARTi other than the above

#### NOTE:

1. This problem does not occur unless the RTS function is used, regardless of external clock selection.

### 2. Countermeasures

When using under the conditions of (1) and (2), set the UiRRM bit in the corresponding register to 0 (continuous receive mode disabled). Also, write dummy data to the UiTB register every time a receive operation has completed, using an interrupt generated at the completion of the receive operation.