

# R2A20150NP/SA

8-bit I/O Expander for I<sup>2</sup>C BUS (Corresponds to Fast mode)

R03DS0012EJ0100 Rev.1.00 2011.09.05

## Description

The R2A20150NP/SA is a CMOS 8-bit I/O expander, which has serial to parallel and parallel to serial data converting functions.

It can communicate with a microcontroller via few wiring thanks to the adoption of the 2-wire I<sup>2</sup>C BUS. Maximum 8 ICs can be connected to a bus by using 3-chip select pins, so that it is possible to handle up to 64 bits data.

### **Features**

- Simple 2-wire (SCL and SDA) communication with a microcontroller.
- 8-bit data conversion between serial and parallel by I<sup>2</sup>C BUS.
- Corresponds to Fast mode (400kHz) of I<sup>2</sup>C BUS specification.
- Possible to set input and output each bit separately.
- By using three chip select pins (CS0,CS1,CS2), R2A20150 can connect with the same BUS line to maximum 8 pieces.
- Very small package line-up QFN-16 and TSSOP-16.

# Application

- I/O port expansion of Microcomputer.
- Data conversion from serial to parallel and from parallel to serial in peripheral of Microcomputer.



# **Pin Arrangement**



# **EXPLANATION OF TERMINALS** The pin No. of ( ) are for QFN package

| Pin No. |     | Symbol I/O |              | Function                                             |  |  |
|---------|-----|------------|--------------|------------------------------------------------------|--|--|
| TSSOP   | QFN | Symbol     | 1/0          | Function                                             |  |  |
| 1       | 15  | SO         | Output       | Serial data output terminal                          |  |  |
| 2       | 16  | SCL        | Input        | Serial clock input terminal                          |  |  |
| 3       | 1   | SDA        | Input/Output | Serial data input/output terminal                    |  |  |
| 4       | 2   | D0         |              |                                                      |  |  |
| 5       | 3   | D1         |              |                                                      |  |  |
| 6       | 4   | D2         |              |                                                      |  |  |
| 7       | 5   | D3         | Input/Output | Parallel data input/output terminal                  |  |  |
| 9       | 6   | D4         | input/Output | (Initial state after power on is input mode.)        |  |  |
| 10      | 7   | D5         |              |                                                      |  |  |
| 11      | 8   | D6         |              |                                                      |  |  |
| 12      | 9   | D7         |              |                                                      |  |  |
| 14      | 10  | CS2        |              | Chip select data input terminal                      |  |  |
| 15      | 12  | CS1        | Input        | This IC accessed only when the lower 3bits data from |  |  |
| 16      | 13  | CS0        |              | Slave address coincide with the data of CS0 to CS2.  |  |  |
| 13      | 14  | Vdd        | -            | Power supply terminal                                |  |  |
| 8       | 11  | GND        | -            | GND terminal                                         |  |  |

deg

deg

-30 to +85

-40 to +125

Topr

Tstg

Absolute Maximum Ratings (Ta= 25 deg unless otherwise noted) Conditions Symbol Item Ratings Unit Supply voltage -0.3 to +6.5 VDD ٧ ۷ı -0.3 to VDD+0.3 (<6.5) ٧ Input voltage Vo Output voltage -0.3 to VDD+0.3 (<6.5) ٧ Юн Output current "High" D0 ~ D7 -5 to 0 mΑ Continuous 0 to +4 mΑ Output current "Low" \*1 D0 ~ D7 lol Peak 0 to +30 mΑ Pd Power dissipation mW Ta= +85deg 290(NP) / 150(SA) Thermal derating factor K theta Ta> +25deg 7.25(NP) / 3.75(SA) mW/deg

Recommended Operating conditions

Operating temperature range

Storage temperature

| 110001111       | monaca operating cor |            |                    |        |                 |      |
|-----------------|----------------------|------------|--------------------|--------|-----------------|------|
| Cumbal          | ltom                 | Conditions |                    | l lm:4 |                 |      |
| Symbol          | Item                 | Conditions | Min                | Тур    | Max             | Unit |
| V <sub>DD</sub> | Supply voltage       |            | 2.7                | 5.0    | 5.5             | V    |
| VIH             | Input high voltage   |            | 0.8V <sub>DD</sub> | -      | V <sub>DD</sub> | V    |
| VIL             | Input low voltage    |            | 0                  | -      | 0.2Vdd          | V    |

| Electric     | cal Characteristics (VDD = +5V                        | +/-10%, GND=0V, Ta= -30 to      | +85deg un             | less oth | nerwise r          | noted) |  |
|--------------|-------------------------------------------------------|---------------------------------|-----------------------|----------|--------------------|--------|--|
| Cumbal       | ltom                                                  | Conditions                      |                       | I Incid  |                    |        |  |
| Symbol       | ltem                                                  | Conditions                      | Min                   | Тур      | Max                | Unit   |  |
| Ipp          | Circuit current                                       | VIH=VDD, VIL=GND, fscL=400kHz   | =                     | 0.05     | 0.5                | mΑ     |  |
| IDD          | Circuit current                                       | VIH=VDD, VIL=GND, fSCL=STOP     | -                     | 0.1      | 10                 | μΑ     |  |
| lilk         | Input leak current                                    |                                 | -10                   | 0        | 10                 | μΑ     |  |
| Vol          | Output low voltage (SDA)                              | Isink=3mA                       | -                     | -        | 0.4                | V      |  |
| VIH          | Input high voltage                                    |                                 | 0.8V <sub>DD</sub>    | -        | V <sub>DD</sub>    | V      |  |
| VIL          | Input low voltage                                     |                                 | 0                     | -        | 0.2V <sub>DD</sub> | V      |  |
| Vhys         | Hysteresis of Schmitt trigger input (SDA, SCL)        |                                 | 0.5                   | 0.8      | -                  | V      |  |
| Vон          | Output high voltage                                   | Iон=-1mA, V <sub>DD</sub> =5V   | V <sub>DD</sub> - 0.4 | -        | V <sub>DD</sub>    | V      |  |
| VOH          | (D0 ~ D7)                                             | Iон=-500µA, V <sub>DD</sub> =3V | V <sub>DD</sub> - 0.4 | -        | V <sub>DD</sub>    |        |  |
| Vol          | Output low voltage                                    | IoL=5mA, VDD=5V                 | 0                     | -        | 0.4                | V      |  |
| VOL          | (D0 ~ D7)                                             | IoL=2.5mA, VDD=3V               | 0                     | -        | 0.4                | ٧      |  |
| İ            |                                                       | Vol=0.4V, VDD=5V                | 5                     | 10 -     |                    |        |  |
| lou          | Output current "Low" *2                               | Vol=0.4V, VDD=3V                | 2.5                   | 5        | -                  | mA     |  |
| IOL          | (D0 ~ D7)                                             | Vol=1.0V, VDD=5V                | 15                    | 25       | -                  |        |  |
|              |                                                       | Vol=1.0V, VDD=3V                | 5                     | 10       | -                  |        |  |
| tr∨dd        | Supply voltage rise-up time *3                        | V <sub>DD</sub> =0 to 2.7V      | 100                   | -        | -                  | μs     |  |
| VDDPOR       | Operating voltage of internal reset *3                | V <sub>DD</sub> =0 to 2.7V      | -                     | 1.5      | 1.9                | V      |  |
| <b>t</b> POR | Time period of re-power on (Power supply OFF → ON) *3 | V <sub>DD</sub> < 0.1V          | 1                     | -        | -                  | ms     |  |

<sup>\*2 :</sup> Output low current should be set; average current of summary of D0 to D3 or D4 to D7 < 16mA. Average current is calculate by below equation;

Average current = Io<sub>L</sub> X duty duty: The period of flow Io<sub>L</sub> (Include power off period)
\*3: When power supply is turned on, internal circuit is initialized by power on reset circuit. But, if re-powered on quickly, initialize is not operate. So, keep the time period of re-powered on (tpor).



<sup>\*1 :</sup> The maximum ratings of Output current "Low" is 4mA when using continuously for each port, but peak current is 30mA (13% duty) when considering duty cycle including power off period.

# I<sup>2</sup>C BUS Characteristics

| lto-m                                                                           | Symbol          | Norma | l mode | Fast mode |      | l lasia |  |
|---------------------------------------------------------------------------------|-----------------|-------|--------|-----------|------|---------|--|
| ltem (                                                                          |                 | Min.  | Max.   | Min.      | Max. | Unit    |  |
| SCL clock frequency                                                             | fscL            | 0     | 100    | 0         | 400  | kHz     |  |
| Free time: the bus must be free before a new transmission can start             | tBUF            | 4.7   | 1      | 1.3       | ı    | μs      |  |
| Hold time START condition after this period, the first Clock pulse is generated | <b>t</b> HD:STA | 4.0   | 1      | 0.6       | ı    | μs      |  |
| Low period of the clock                                                         | tLOW            | 4.7   | -      | 1.3       | -    | μs      |  |
| High period of the clock                                                        | thigh           | 4.0   | -      | 0.6       | -    | μs      |  |
| Set-up time for START condition. Only relevant for a repeated START condition.  | tsu:sta         | 4.7   | -      | 0.6       | -    | μs      |  |
| Data Hold time                                                                  | thd:dat         | 0     | 3.45   | 0         | 0.9  | μs      |  |
| Data Set-up time                                                                | tsu:dat         | 250   | -      | 100       | -    | ns      |  |
| Rise time of SDA and SCL signals                                                | tr              | -     | 1000   | 1         | 300  | ns      |  |
| Fall time of SDA and SCL signals                                                | tF              | -     | 300    | -         | 300  | ns      |  |
| Set-up time for STOP condition                                                  | tsu:sto         | 4.0   | -      | 0.6       | -    | μs      |  |
| Capacitive load of bus line                                                     | Сь              | -     | 400    | -         | 400  | pF      |  |

All of above value are corresponds to Vihmin and Vilmax.

# **Timing Chart**



New Product

### **Functional Blocks**

#### I<sup>2</sup>C BUS Interface

The I<sup>2</sup>C BUS interface recognizes start/stop conditions, a slave address and a write/read mode selection by receiving SDA,SCL,CS0,CS1 and CS2 signals and then the latch pulse, dedicated to each data latch are generated.

#### Data Latch

This IC has 3 types of data latch: the I/O setting data latch, the input data latch and the output data latch and each latch is controlled by the I<sup>2</sup>C BUS interface.

### • I/O setting data latch

These latches set input-state or output-state of each parallel data terminals (D0 to D7). They are set at the next byte after receiving the slave address byte in the write mode from the master. In case this latch is set to high, the data is transferred from the I<sup>2</sup>C BUS interface to the parallel data terminals. In the opposite transmission: from the parallel data terminals to the I<sup>2</sup>C BUS, it is set to low.

### Output data latch

In the write mode, the data from the I<sup>2</sup>C BUS to the parallel data terminals is latched. When the master transmits output data after a setting in write mode, the output data is taken into the latch.

## Input data latch

In the read mode, the data of parallel data terminals is latched in the input data latches. The input data is taken into the latches from the parallel data terminals on every 8th negative edge of SCL clock. The latched data is output to the master through the sift resistor. On the output terminal assigned by the I/O setting latch, the input data latch takes the state of the output terminal.

### Parallel Input/Output Port

In case I/O setting latch is set to low (the input mode), each parallel terminal becomes hi-impedance and is able to accept an input. In another case I/O setting latch is set to high (output mode), each parallel terminal output a data according to the state of the output data latch.

### Serial Output Port

The parallel data from each parallel terminal are conversion to 8bit serial data and output to SO terminal. Without serial output mode, SO terminal goes to low output.

### Power on Reset

When the power is turned on, each latch is reset (initialize) and then the parallel data I/O terminals become hi-impedance (input mode).

# **Digital Data Format**

1. Write mode: I<sup>2</sup>C BUS data input to parallel data output (The data transmits continuously each 8bits after setting slave address and I/O.)

**FIRST** S W Slave address I/O setting 8bit data 8bit data

2.Read mode: Parallel data input to I2C BUS data output)

(The data transmits continuously each 8bits after setting slave address. When final data transmitted, do not return the acknowledge, then input the stop condition.)

| FIRS | ST            |                                                                                                      | LAST_ |
|------|---------------|------------------------------------------------------------------------------------------------------|-------|
| S    | Slave address | R A 8bit data A 8bit data A 8bit data A                                                              | P     |
|      |               | ssion from Master (MCU etc.) to Slave (R2A20150)<br>ssion from Slave (R2A20150) to Master (MCU etc.) |       |

S: Start condition

While SCL level is high, SDA line level should be changed from high to low.

Slave address



Note: Lower three bits (A0, A1, A2) are a programmable address. This IC is accessed only when the lower 3 bits data of slave address coincide with the data of CSO to CS2. (refer to the right table)

W: Write (SDA = Low), R: Read (SDA = High)

Chip select data

| MSB |    | LSB |     |     |     |
|-----|----|-----|-----|-----|-----|
| A2  | A1 | A0  | CS2 | CS1 | CS0 |
| 0   | 0  | 0   | L   | L   | L   |
| 0   | 0  | 1   | L   | L   | Н   |
| 0   | 1  | 0   | L   | Н   | L   |
|     |    |     |     |     |     |
| 1   | 1  | 1   | Н   | Н   | Н   |

(L=Low,H=High)

A: Acknowledge bit

(Slave side confirm the data receive, change to Low in the SDA line)

\*A: IN a read mode; after final data transmitted, do not return acknowledge. Change to High.)

I/O setting data (I/O setting of parallel data I/O terminals.)



Note: DATA INPUT from parallel data terminals = Low DATA OUTPUT to parallel data terminals = High

Each bit data corresponds to the I/O state of the parallel data terminals.

8-bit data



P: Stop condition

While SCL level is high, SDA level should be changed from low to high.

**New Product** 

## **FUNCTIONAL DESCRIPTION**

All parallel data I/O terminals are set to the input-state after power-on. In case any terminals need to be set to the output state, the corresponding terminals should be set during the write mode.

This setting is hold until a next setting.

In the write mode, 8 bits data can be transmitted from the I<sup>2</sup>C BUS interface to the parallel ports continually After the slave address and I/O setting.

In the read mode, 8 bits data can be transmitted from the parallel ports to the I2C BUS interface continually After the slave address setting. This 8 bits serial data is output from the SO terminal. SO terminal sets to "L" state without read mode.

In the case of a changing between the write- and read-mode, the data must be transmitted again from the Starting condition.



### In a case of a data conversion from parallel to serial

All I/O setting resistors are set to low (input) in the write mode, before a parallel data is read. (All I/O setting resistors are set to the input mode after power-on.)





R03DS0012EJ0100 Rev.1.00

output

2011.09.05

### • In case the I/O setting is different between each terminals.

An example: the parallel port terminals of D0 to D3 and D4 to D7 are assigned as output and input terminals, respectively.





#### \* Write mode

The terminal assigned as an output provides the data written in the output data latch.

After power-on, all terminals are reset to the input-state. Then an initial data low of the output latch are output after the I/O setting has been done. Finally the assigned output are provided after the 8-bit data transmission.

Then terminal assigned as an input keeps the input condition (High-impedance) regardless of 8-bit data setting.

### \* Read mode

The input data is taken into input latch on every 8th negative-going edge of the SCL clock through the terminal assigned as an input, and then the latched data is output via the SDA line.

The data of the output assigned terminal is also handled in the same procedures as above.

R2A20150NP/SA New Product

# TYPICAL APPLICATION



# **Ordering Information**

| Order part No. | Package Name | Package Code | Package type No. | Packing/Quantity           |
|----------------|--------------|--------------|------------------|----------------------------|
| R2A20150SA     | TSSOP-16     | PTSP0016JB-A | SA               | Embossed Taping/2,000 pcs. |
| R2A20150NP     | QFN-16       | PWQN0016KB-A | NP               | Embossed Taping/3,000 pcs. |

# Package outline

## SA: PTSP0016JB-A



# NP: PWQN0016KB-A



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical "Specific": implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

enesas Electronics America Inc. 80 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. dl: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-2035-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-5887-7589

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852-2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiv Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-558-3737, Fax: 482-2-558-5141