

D

OUT

Ε

GND

# Dual Input Single Output, 3 A Power Multiplexer

#### **General Description**

The SLG59H1401C is designed for OR'ing or manual Power MUX applications. The part comes with two 3 A rated load switches that are well suited for a variety of systems having multiple power sources. The device will automatically detect, select, and seamlessly transition between available inputs. Additionally, manual switching between two power rails allowed.

#### **Features**

- Two 3 A load switches with common output
- Two Integrated VGS Charge Pumps
- Wide operating range: 2.8 V to 6 V
- Adjustable output soft start time (SS)
- Low RDS<sub>ON</sub>: 52 mΩ (typical)
- Adjustable priority
  - Accuracy < ±5%</li>
- Adjustable Overvoltage Protection
- Accuracy < ±5%</li>
- Channel status indication (ST)
- Undervoltage Lockout
- True Reverse-Current Blocking
- Protected by thermal shutdown and adjustable current limit
- 1.585 mm x 1.985 mm, 0.4 mm pitch, 20L WLCSP
  - · Pb-Free / Halogen-Free / RoHS Compliant

#### 1 PR OUT IN1 IN1 ST 2 IN1 OUT OUT ILIM OV1 3 IN2 OUT SS OV2 OUT

С

В

IN2

**Pin Configuration** 

А

SEL

4

**20-pin WLCSP** (Bottom View)

IN2



Dual Input Single Output, 3 A Power Multiplexer

### **Pin Description**

| Pin #                        | Pin<br>Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                            |
|------------------------------|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1                           | PR          | Input  | Analog input which sets the priority to Channel 1. PR is compared to internal reference voltage $V_{REF}$ . Connect to GND if not required.                                                                                                                                                                                |
| A2                           | OV1         | Input  | Analog input which together with an external resistor divider, is used to set the overvoltage threshold for Channel 1. OV1 is compared to internal reference voltage $V_{REF}$ . If $V_{OV1} \ge V_{REF}$ , Channel 1 is turned off and returns to normal operation once $V_{OV1} < V_{REF}$ . Connect to GND if not used. |
| A3                           | OV2         | Input  | Analog input which together with an external resistor divider, is used to set the overvoltage threshold for Channel 2. OV2 is compared to internal reference voltage $V_{REF}$ . If $V_{OV2} \ge V_{REF}$ , Channel 2 is turned off and returns to normal operation once $V_{OV2} < V_{REF}$ . Connect to GND if not used. |
| A4                           | SEL         | Input  | Select makes it possible to override the priority and manually select IN2. SEL is compared to internal reference voltage $V_{REF}$ . Connect to GND if not required.                                                                                                                                                       |
| B1, B2,<br>C1                | IN1         | Power  | Input terminal of load switch Channel 1. Capacitors at IN1 should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                    |
| B3, B4,<br>C4                | IN2         | Power  | Input terminal of load switch Channel 2. Capacitors at IN2 should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                    |
| C2, C3,<br>D1, D2,<br>D3, D4 | OUT         | Power  | Output terminal. Capacitors at OUT should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                                            |
| E1                           | ST          | Output | Status is an open-drain, active LOW output. When asserted HIGH, IN1 is selected. When asserted LOW, IN2 is selected. Connect to GND if not required.                                                                                                                                                                       |
| E2                           | ILIM        | Output | A 1%-tolerance resistor connected between ILIM and GND sets the load switch's active current limit for both channels. Please refer to the Setting the SLG59H1401C's Active Current Limit section                                                                                                                           |
| E3                           | SS          | Output | A low-ESR, stable dielectric, ceramic surface-mount capacitor connected from SS pin to GND, sets the V <sub>OUT</sub> slew rate and overall turn-on time of the SLG59H1401C.                                                                                                                                               |
| E4                           | GND         | GND    | Ground connection. Connect this pin to system analog or power ground plane.                                                                                                                                                                                                                                                |

### **Ordering Information**

| Part Number   | Туре                      | Production Flow             |
|---------------|---------------------------|-----------------------------|
| SLG59H1401C   | WLCSP-20L                 | Industrial, -40 °C to 85 °C |
| SLG59H1401CTR | WLCSP-20L (Tape and Reel) | Industrial, -40 °C to 85 °C |

| Datasheet |  |
|-----------|--|
| Datasheet |  |

RENESAS

# Dual Input Single Output, 3 A Power Multiplexer

### **Absolute Maximum Ratings**

| Parameter                           | Description                           | Conditions                                                      | Min. | Тур. | Max. | Unit |
|-------------------------------------|---------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| V <sub>IN[1,2]</sub>                | Maximum Input Voltage                 |                                                                 | -0.3 | -    | 6.6  | V    |
| V <sub>OUT</sub>                    | Maximum Output Voltage                |                                                                 | -0.3 | -    | 6.6  | V    |
| V <sub>OV1</sub> , V <sub>OV2</sub> | Maximum Overvoltage Pin<br>Voltage    |                                                                 | -0.3 |      | 6    | V    |
| V <sub>PR</sub> , V <sub>SEL</sub>  | Maximum Control Input Pin<br>Voltage  |                                                                 | -0.3 |      | 6    | V    |
| V <sub>ST</sub>                     | Maximum Control Output Pin<br>Voltage |                                                                 | -0.3 |      | 6    | V    |
| Τ <sub>S</sub>                      | Storage Temperature                   |                                                                 | -65  | -    | 150  | °C   |
| ESD <sub>HBM</sub>                  | ESD Protection                        | Human Body Model                                                | 2000 | -    |      | V    |
| ESD <sub>CDM</sub>                  | ESD Protection                        | Charged Device Model                                            | 500  | -    |      | V    |
| MOSFET IDS <sub>PK</sub>            | Peak Current from Drain to Source     | For no more than 10 continuous seconds out of every 100 seconds |      |      | 3.5  | А    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $T_A$  = -40 °C to 85 °C, unless otherwise noted.

| Parameter                  | Description                                 | Conditions                                                                                                                                                       | Min. | Тур. | Max. | Unit |
|----------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IN[1,2]</sub>       | Power Switch Input Voltage                  |                                                                                                                                                                  | 2.8  |      | 6    | V    |
| Maria and a second second  | V <sub>IN[1,2]</sub> Undervoltage Lockout   | V <sub>IN[1,2]</sub> ↑;                                                                                                                                          | 2.5  | 2.65 | 2.8  | V    |
| V <sub>IN[1,2](UVLO)</sub> | Threshold                                   | V <sub>IN[1,2]</sub> ↓;                                                                                                                                          | 2.4  | 2.55 | 2.7  | V    |
| I <sub>Q_IN[1,2]</sub>     | Quiescent Current<br>(IN[1,2] powering OUT) | OUT = Open, V <sub>PR</sub> < V <sub>REF</sub> ;<br> V <sub>IN1</sub> -V <sub>IN2</sub>   < 1 V                                                                  |      | 300  | 400  | μA   |
| L                          | Standby Current                             | V <sub>OUT</sub> = V <sub>IN[1,2]</sub> , V <sub>PR</sub> < V <sub>REF</sub> ;<br> V <sub>IN1</sub> - V <sub>IN2</sub>   < 1 V, T <sub>A</sub> = 25 °C           | 0    | 15   | 25   | μA   |
| I <sub>STBY_IN[1,2]</sub>  | (IN[1,2] not powering OUT)                  | V <sub>OUT</sub> = V <sub>IN[1,2]</sub> , V <sub>PR</sub> < V <sub>REF</sub> ;<br> V <sub>IN1</sub> - V <sub>IN2</sub>   < 1 V, T <sub>A</sub> = -40 °C to 85 °C |      |      | 25   | μA   |
|                            |                                             | V <sub>IN[1,2]</sub> - V <sub>OUT</sub>   ≤ 5 V; T <sub>A</sub> = 25 °C                                                                                          | -1   |      | 1    | μA   |
| 1                          |                                             | V <sub>IN[1,2]</sub> - V <sub>OUT</sub>   ≤ 5 V;<br>T <sub>A</sub> = -40 °C to 85 °C                                                                             | -5   |      | 5    | μA   |
| IN[1,2]_Leakage            | Leakage Current from IN[1,2] to OUT         | V <sub>IN[1,2]</sub> - V <sub>OUT</sub>   ≤ 6 V; T <sub>A</sub> = 25 °C                                                                                          | -1   |      | 1    | μA   |
|                            |                                             | V <sub>IN[1,2]</sub> - V <sub>OUT</sub>   ≤ 6 V;<br>T <sub>A</sub> = -40 °C to 85 °C                                                                             | -35  |      | 35   | μA   |
| BDS                        | ON Resistance                               | T <sub>A</sub> = 25 °C; I <sub>DS</sub> = 200 mA;<br>V <sub>PR</sub> > V <sub>REF</sub> ; V <sub>IN[1,2]</sub> ≥ 5.0 V                                           |      | 52   | 75   | mΩ   |
| RDS <sub>ON[1,2]</sub>     |                                             | T <sub>A</sub> = -40 °C to 85 °C; I <sub>DS</sub> = 200 mA;<br>V <sub>PR</sub> >V <sub>REF</sub> ; V <sub>IN[1,2]</sub> ≥ 5.0 V                                  |      |      | 90   | mΩ   |
| MOSFET<br>IDS              | Current from IN[1,2] to OUT                 | Continuous                                                                                                                                                       |      |      | 3    | А    |
| T <sub>ON_Delay</sub>      | ON Delay Time                               | V <sub>IN[1,2](UVLO)</sub> ↑ to V <sub>OUT</sub> Ramp Start                                                                                                      | 8    |      |      | ms   |

| Datasheet | Revision 1.01 |  |
|-----------|---------------|--|
|           |               |  |
|           | Page 3 of 38  |  |



Dual Input Single Output, 3 A Power Multiplexer

#### **Electrical Characteristics (continued)**

 $T_A$  = -40 °C to 85 °C, unless otherwise noted.

| Parameter                       | Description                                    | Conditions                                                                                          | Min.   | Тур.                                  | Max.                            | Unit |
|---------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------|---------------------------------------|---------------------------------|------|
|                                 |                                                | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub>                                                        | Set by | External C <sub>SS</sub> <sup>1</sup> |                                 | V/ms |
| V <sub>OUT(SR)</sub>            | V <sub>OUT</sub> Slew Rate                     | Example: $C_{SS}$ = 220 nF,<br>$V_{IN[1,2]}$ = 5 V; $C_{LOAD}$ = 2 µF;<br>$R_{LOAD}$ = 100 $\Omega$ |        | 0.3                                   |                                 | V/ms |
|                                 |                                                | V <sub>IN[1,2](UVLO)</sub> ↑ to 90% V <sub>OUT</sub>                                                | Set by | / Externa                             | al C <sub>SS</sub> <sup>1</sup> | ms   |
| T <sub>Total_ON</sub>           | Total Turn On Time                             | Example: $C_{SS}$ = 220 nF,<br>$V_{IN[1,2]}$ = 5 V; $C_{LOAD}$ = 2 µF;<br>$R_{LOAD}$ = 100 $\Omega$ |        | 23                                    |                                 | ms   |
| $V_{PR}, V_{SEL}$               | Voltage on PR and SEL pins                     |                                                                                                     | 0      |                                       | 5.5                             | V    |
| V <sub>ST</sub>                 | Voltage on ST pin                              |                                                                                                     | 0      |                                       | 5.5                             | V    |
| V <sub>OV[1,2]</sub>            | Voltage on OV[1,2] Pins                        |                                                                                                     | 0      |                                       | 5.5                             | V    |
|                                 | Internal Valtage Deference                     | V <sub>PR</sub> , V <sub>OV1</sub> , V <sub>OV2</sub> , V <sub>SEL</sub> ↑                          | 1.02   | 1.06                                  | 1.10                            | V    |
| V <sub>REF</sub>                | Internal Voltage Reference                     | $V_{PR}, V_{OV1}, V_{OV2}, V_{SEL} \downarrow$                                                      | 1.00   | 1.04                                  | 1.08                            | V    |
| I <sub>Pin_Leakage</sub>        | Pin Leakage Current                            | $V_{PR}$ , $V_{OV1}$ , $V_{OV2}$ , $V_{ST}$ = 0 V to 5.5 V                                          | -0.1   |                                       | 0.1                             | μA   |
| t <sub>ST</sub>                 | Status Pin Signal Delay                        | Transition from Low to High                                                                         |        | 1                                     |                                 | μs   |
| R <sub>ST</sub>                 | Recommended Pull Up Resistance for Status Pin  |                                                                                                     |        | 6                                     | 20                              | kΩ   |
| I <sub>RCB</sub>                | Fast Reverse Current Detection<br>Threshold    | $V_{OUT} > V_{IN[1,2]}$                                                                             | 0.1    | 0.5                                   | 2                               | Α    |
| V <sub>RCB</sub>                | RCB Release Voltage                            | $V_{OUT} > V_{IN[1,2]}$                                                                             | 0      | 25                                    | 50                              | mV   |
| t <sub>RCB</sub>                | Fast Reverse-current Blocking<br>Response Time |                                                                                                     |        | 10                                    |                                 | μs   |
| t <sub>SW</sub>                 | Switchover time                                | $V_{OUT} < V_{IN[1,2]}, V_{SEL} < V_{REF}$                                                          |        | 100                                   |                                 | μs   |
| M                               | Input Voltage Comparator                       | V <sub>IN1</sub> ≥ V <sub>IN2</sub>                                                                 | 0      | 280                                   | 600                             | mV   |
| V <sub>COMP</sub>               | $(V_{IN2} referenced to V_{IN1})$              | V <sub>IN1</sub> > V <sub>IN2</sub> , Falling Hysteresis                                            | 2.5    | 3.5                                   | 4.5                             | %    |
|                                 |                                                | R <sub>ILIM</sub> = 31.6 kΩ                                                                         | 3.0    | 3.5                                   | 4.0                             | Α    |
|                                 |                                                | R <sub>ILIM</sub> = 46.4 kΩ                                                                         | 2.0    | 2.5                                   | 3.0                             | Α    |
| I <sub>LIMIT</sub>              | Active Current Limit, I <sub>ACL</sub>         | R <sub>ILIM</sub> = 85 kΩ                                                                           | 1.0    | 1.5                                   | 2.0                             | Α    |
|                                 |                                                | R <sub>ILIM</sub> < 1 kΩ                                                                            | 1.5    | 2.5                                   | 3.5                             | A    |
| t <sub>LIMIT</sub> <sup>2</sup> | Current Limit Response Time                    | From $I_{DS} > I_{ACL}$ to $I_{DS}$ regulated to $I_{ACL}$                                          |        | 250                                   |                                 | μs   |
| THERMON                         | Thermal shutoff turn-on temperature            |                                                                                                     |        | 160                                   |                                 | °C   |
| THERMOFF                        | Thermal shutoff turn-off temperature           |                                                                                                     |        | 140                                   |                                 | °C   |
|                                 |                                                |                                                                                                     |        |                                       |                                 |      |

Notes:

1. Refer to typical Timing Parameter vs. C<sub>SS</sub> performance charts for additional information when available.

2. For more information on device behavior during short-circuit conditions please see SLG59H1401C Current Limiting section.

3. See Current Limit Behavior Timing Diagram



Dual Input Single Output, 3 A Power Multiplexer

#### SLG59H1401C Normal Operation State Table

| Mode                             | Condition | PR ≥ V <sub>REF</sub> | SEL ≥ V <sub>REF</sub> | OUT | ST | Note                                          |
|----------------------------------|-----------|-----------------------|------------------------|-----|----|-----------------------------------------------|
| VCOMP mode                       | IN1 > IN2 | 0                     | 0                      | IN1 | Н  | Largest Input Voltage Determines Output       |
| VCOMP mode                       | IN1 ≤ IN2 | 0                     | 0                      | IN2 | L  | Largest Input Voltage Determines Output       |
| Priority mode                    | Х         | 1                     | 0                      | IN1 | Н  | Select Channel 1 on OUT as priority           |
| Manual Channel<br>Selection mode | х         | х                     | 1                      | IN2 | L  | Override priority and select Channel 2 on OUT |

#### SLG59H1401C Fault Operation State Table

| Channel 1 Fault                                           | Channel 2 Fault                                            |                        |      |    |                                                                 |
|-----------------------------------------------------------|------------------------------------------------------------|------------------------|------|----|-----------------------------------------------------------------|
| IN1 ≤ V <sub>IN1(UVLO)</sub> Or<br>OV1 ≥ V <sub>REF</sub> | IN2 ≤ V <sub>IN2 (UVLO)</sub> Or<br>OV2 ≥ V <sub>REF</sub> | SEL ≥ V <sub>REF</sub> | OUT  | ST | Note                                                            |
| 0                                                         | 0                                                          | х                      | -    | -  | Output Behavior Determined by "Normal<br>Operation State" Table |
| 1                                                         | 0                                                          | Х                      | IN2  | L  | Channel 1 is not valid, switch to Channel 2                     |
| 0                                                         | 1                                                          | 0                      | IN1  | Н  | Channel 2 is not valid, switch to Channel 1                     |
| 1                                                         | 1                                                          | 0                      | Hi-Z | Н  | Channel 1 and Channel 2 are not valid, output is in Hi-Z state  |
| X                                                         | 1                                                          | 1                      | Hi-Z | Н  | Selected Channel 2 is not valid, output is in<br>Hi-Z state     |

A summary of the SLG59H1401C device operation:

- If the valid voltages are applied at both inputs and PR is higher than V<sub>REF</sub>, then IN1 will power the output.
- If the valid voltages are applied at both inputs and PR is lower than V<sub>REF</sub>, then the highest input voltage will power the output.
- If both inputs are not valid, then the output is Hi-Z.
- ST pin indicates which of the inputs is powering output. ST pulled high when IN1 is powering the output or the output is Hi-Z. ST pulled low when IN2 is powering the output.
- SEL pin can override the PR. When SEL is pulled high IN2 is powering the output.

| Datasheet |  |
|-----------|--|
|-----------|--|

# RENESAS

# SLG59H1401C

Dual Input Single Output, 3 A Power Multiplexer

### **Timing Diagrams**

#### VCOMP Mode operating timing diagram when IN2 is applied after first SS rise is done



| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 6 of 38  | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer

### VCOMP Mode operating timing diagram when IN2 is applied before first SS rise is done



| Datasheet      | Revision 1.01 | 2                      |
|----------------|---------------|------------------------|
| CER0011-120-01 | Page 7 of 38  | © 2022 Renesas Electro |

25-Aug-2022



Dual Input Single Output, 3 A Power Multiplexer

### Switchover operating timing diagram by PR signal



Time

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 8 of 38  | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer

### Switchover operating timing diagram by SEL signal





Dual Input Single Output, 3 A Power Multiplexer





Time

| Пэ | tas | ho | ot |
|----|-----|----|----|
| Da | las |    | σι |



Dual Input Single Output, 3 A Power Multiplexer



### Typical Performance Characteristics T<sub>Total\_ON</sub> vs C<sub>SS</sub>, V<sub>IN[1,2]</sub>, and Temperature

V<sub>OUT</sub> Slew Rate vs C<sub>SS</sub>, V<sub>IN[1,2]</sub>, and Temperature





Dual Input Single Output, 3 A Power Multiplexer

### **Typical Turn ON Operation Waveforms**



Figure 1. Typical Turn ON operation waveform for V<sub>IN1</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F



Figure 2. Typical Turn ON operation waveform for V<sub>IN1</sub> = 5 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 12 of 38 | © 2022 Renesas Electronics Corporation |





Figure 3. Typical Turn ON operation waveform for V<sub>IN2</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F



Figure 4. Typical Turn ON operation waveform for V<sub>IN2</sub> = 5 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 13 of 38 | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer

#### **Switchover Operation Waveforms**



Figure 5. Switchover operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, PR = 0 V, SEL = Low -> High, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F



Figure 6. Switchover operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, PR = 0 V, SEL = High -> Low, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 14 of 38 | © 2022 Renesas Electronics Corporation |







Figure 7. Switchover operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, PR = 0 V, SEL = High -> Low, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F (extended view)



Figure 8. Switchover operation waveform for V<sub>IN1</sub> = 3.3 V, V<sub>IN2</sub> = 5 V, C<sub>SS</sub> = 220 nF, SEL = 0 V, PR = Low -> High, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 15 of 38 | © 2022 Renesas Electronics Corporation |





Figure 9. Switchover operation waveform for V<sub>IN1</sub> = 3.3 V, V<sub>IN2</sub> = 5 V, C<sub>SS</sub> = 220 nF, SEL = 0 V, PR = High -> Low, R<sub>LOAD</sub> = 100  $\Omega$ , C<sub>LOAD</sub> = 2  $\mu$ F

| D | at | a | s | h | e | e | t |
|---|----|---|---|---|---|---|---|
| - | ~  | - | - |   | • | - | • |



Dual Input Single Output, 3 A Power Multiplexer



#### **Higher Voltage Level Priority Operation Waveforms**

Figure 10. Higher voltage level priority operation waveform when IN2 is applied after first SS rise is done for V<sub>IN1</sub> = 3.3 V, V<sub>IN2</sub> = 5 V, SEL = 0 V, PR = 0 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100 Ω, C<sub>LOAD</sub> = 2 μF



Figure 11. Higher voltage level priority operation waveform when IN1 is applied after first SS rise is done for  $V_{IN1} = 5 \text{ V}, V_{IN2} = 3.3 \text{ V}, \text{ SEL} = 0 \text{ V}, \text{ PR} = 0 \text{ V}, \text{ C}_{SS} = 220 \text{ nF}, \text{ R}_{LOAD} = 100 \Omega, \text{ C}_{LOAD} = 2 \mu\text{F}$ 

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 17 of 38 | © 2022 Renesas Electronics Corporation |





Figure 12. Higher voltage level priority operation waveform when IN1 is applied after first SS rise is done for  $V_{IN1} = 5 \text{ V}, V_{IN2} = 3.3 \text{ V}, \text{ SEL} = 0 \text{ V}, \text{ PR} = 0 \text{ V}, \text{ C}_{SS} = 220 \text{ nF}, \text{ R}_{LOAD} = 100 \Omega, \text{ C}_{LOAD} = 2 \mu\text{F}$ 



Figure 13. Higher voltage level priority operation waveform when IN1 is applied before first SS rise is done for  $V_{IN1} = 5 \text{ V}$ ,  $V_{IN2} = 3.3 \text{ V}$ , SEL = 0 V, PR = 0 V,  $C_{SS} = 220 \text{ nF}$ ,  $R_{LOAD} = 100 \Omega$ ,  $C_{LOAD} = 2 \mu \text{F}$ 

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 18 of 38 | © 2022 Renesas Electronics Corporation |





Figure 14. Higher voltage level priority operation waveform when IN1 is applied before first SS rise is done for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 3.3 V, SEL = 0 V, PR = 0 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100 Ω, C<sub>LOAD</sub> = 2 μF (extended view)



Figure 15. Higher voltage level priority operation waveform when IN1 is applied before first SS rise is done for  $V_{IN1} = 5 \text{ V}$ ,  $V_{IN2} = 3.3 \text{ V}$ , SEL = 0 V, PR = 0 V,  $C_{SS} = 220 \text{ nF}$ ,  $R_{LOAD} = 100 \Omega$ ,  $C_{LOAD} = 2 \mu \text{F}$ 

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 19 of 38 | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer



Figure 16. Higher voltage level priority operation waveform when IN1 is applied before first SS rise is done for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 3.3 V, SEL = 0 V, PR = 0 V, C<sub>SS</sub> = 220 nF, R<sub>LOAD</sub> = 100 Ω, C<sub>LOAD</sub> = 2 μF (extended view)

| _ |   |     |   | _ |   |   |            |
|---|---|-----|---|---|---|---|------------|
|   | - | ta  | - |   | - | - | ۰.         |
|   |   |     |   |   |   |   | <b>F</b> - |
|   |   | LCI | 9 |   | • | • | ι.         |



Dual Input Single Output, 3 A Power Multiplexer

#### IN1\_TP OUT\_TP Current Me IN1 OUT VIN1 O VPULL\_UP CLOAD CIN1 PR R1 느 SEL LE\_TP OV1 RPULL UP Load Enable R2 ST DUT IN2 VIN2O SS\_TP Css CIN2 ≶ R3 SS h OV2 ¢ RILIN R4 ILIM M GND







Figure 18. Active Current Limit operation waveform for V<sub>IN1</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, R<sub>ILIM</sub> = 31.6 kΩ, R<sub>LOAD</sub> = 0.66 Ω, C<sub>LOAD</sub> = 2  $\mu$ F

| Dat | tas | he | et  |
|-----|-----|----|-----|
| Du  | uuu |    | UL. |





Figure 19. Active Current Limit operation waveform for V<sub>IN1</sub> = 5 V, C<sub>SS</sub> = 220 nF, R<sub>ILIM</sub> = 31.6 kΩ, R<sub>LOAD</sub> = 1 Ω, C<sub>LOAD</sub> = 2  $\mu$ F



Figure 20. Active Current Limit operation waveform for V<sub>IN2</sub> = 3.3 V, C<sub>SS</sub> = 220 nF, R<sub>ILIM</sub> = 31.6 kΩ, R<sub>LOAD</sub> = 0.66 Ω, C<sub>LOAD</sub> = 2 μF

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 22 of 38 | © 2022 Renesas Electronics Corporation |





Figure 21. Active Current Limit operation waveform for V<sub>IN2</sub> = 5 V, C<sub>SS</sub> = 220 nF, R<sub>ILIM</sub> = 31.6 kΩ, R<sub>LOAD</sub> = 1 Ω, C<sub>LOAD</sub> = 2 μF

| Datasheet | 1 |
|-----------|---|

#### Dual Input Single Output, 3 A Power Multiplexer

#### **APPLICATIONS INFORMATION**

#### SLG59H1401C Power-Up Considerations

Once  $V_{IN1}$  voltage is valid ( $V_{IN1} > V_{IN1(UVLO)}$  and  $V_{IN1} <$  Overvoltage lockout level set by OV1) and has priority under  $V_{IN2}$ , a turn on delay ( $T_{ON\_Delay}$ ) will occur and then, for soft start, output voltage start rising with slew rate ( $V_{OUT(SR)}$ ) set by  $C_{SS}$  capacitor. After the total turn on time ( $T_{Total\_ON}$ ), soft start will not be used again for  $V_{IN1}$  until it becomes not valid ( $V_{IN1} < V_{IN1(UVLO)}$  or  $V_{IN1} >$  Overvoltage lockout level set by OV1). When  $V_{IN2}$  voltage becomes valid ( $V_{IN2} > V_{IN2(UVLO)}$  and  $V_{IN2} <$  Overvoltage lockout level set by OV1). When  $V_{IN2}$  voltage becomes valid ( $V_{IN2} > V_{IN2(UVLO)}$  and  $V_{IN2} <$  Overvoltage lockout level set by OV2) and  $V_{SEL} > V_{REF}$ , a turn on delay ( $T_{ON\_Delay}$ ) will occur again and then, for soft start, output voltage start rising with slew rate ( $V_{OUT(SR)}$ ) set by  $C_{SS}$  capacitor. After the total turn on time ( $T_{Total\_ON}$ ), soft start will not be used again for  $V_{IN2}$  until it becomes not valid ( $V_{IN2} < V_{IN2(UVLO)}$  or  $V_{IN2} = 0$  overvoltage lockout level set by OV2). If  $V_{IN2}$  becomes valid and selected before  $V_{OUT}$  ends rising with  $V_{IN1}$ , the  $V_{OUT}$  switching procedure to  $V_{IN2}$  will start after  $V_{OUT}$  rising has ended with  $V_{IN1}$ .

This is an example of power up procedure when  $V_{IN1}$  is applied before  $V_{IN2}$ . In case  $V_{IN2}$  is applied before  $V_{IN1}$  the procedure will be similar.

#### Soft Start introduction

The output voltage slew rate can be configured by changing the C<sub>SS</sub> capacitance. The Table below shows the typical slew rate and T<sub>Total\_ON</sub> time across C<sub>SS</sub> capacitance, V<sub>IN[1,2]</sub>, and Temperature from -40 °C to 85 °C for R<sub>LOAD</sub> = 100  $\Omega$  and C<sub>LOAD</sub> = 2  $\mu$ F.

Typical Slew rate and T<sub>Total\_ON</sub> time across C<sub>SS</sub> capacitance, V<sub>IN[1,2]</sub>, and Temperature from -40 °C to 85 °C for R<sub>LOAD</sub> = 100  $\Omega$  and C<sub>LOAD</sub> = 2  $\mu$ F.

| C                    | V <sub>OUT(SR)</sub> , V/ms           | T <sub>Total_ON</sub> , ms   |                              |                              |                              |
|----------------------|---------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|
| C <sub>SS</sub> , μF | V <sub>IN[1,2]</sub> = 2.8 V to 5.5 V | V <sub>IN[1,2]</sub> = 2.8 V | V <sub>IN[1,2]</sub> = 3.3 V | V <sub>IN[1,2]</sub> = 5.0 V | V <sub>IN[1,2]</sub> = 5.5 V |
| 0.1                  | 0.72                                  | 14.7                         | 15.4                         | 17.7                         | 18.5                         |
| 0.22                 | 0.32                                  | 19.1                         | 20.7                         | 25.8                         | 27.4                         |
| 0.47                 | 0.15                                  | 28.4                         | 31.7                         | 42.7                         | 46.2                         |
| 1.0                  | 0.065                                 | 48.3                         | 56.1                         | 80.4                         | 88.4                         |

#### **Resistor Divider Calculations for Overvoltage Protection and Operating Mode Selection**

To set the overvoltage threshold for OV1 and OV2, and V<sub>PR</sub> and V<sub>SEL</sub> levels, a typical voltage divider, illustrated in Figure 22 is used.



Figure 22. Typical Resistive Voltage Divider

| Datasheet | Revision 1.01 |
|-----------|---------------|
|           |               |
|           |               |

D

**I**KENES∆

# Dual Input Single Output, 3 A Power Multiplexer

In order to calculate the voltage divider, the equation below is used

R1 = 
$$\frac{R2 \times (V_{IN[1,2]} - V_{REF})}{V_{REF}}$$

where:

R1 = calculated resistor value in  $k\Omega$ ;

R2 = resistor closest to ground. Recommended R2 value is 5 kΩ;

 $V_{IN[1,2]} = V_{IN1}$  or  $V_{IN2}$  voltage level at which protection should be triggered;

V<sub>RFF</sub> = Internal voltage reference for OV1, OV2, PR and SEL pins.

#### Using SLG59H1401C in OR'ing applications

In the case of OR'ing two supplies, if both power rails are valid, then the higher voltage is passed to the output. If one of the power rails suddenly disappears, then output OUT is automatically switched to the other available power rail. If both power rails have equal voltage levels, then based on the  $V_{COMP}$  spec, IN2 has higher priority and will be switched to OUT. If  $V_{IN2}$  falls below the  $V_{COMP}$  Hysteresis, then IN1 will switch to OUT. To set SLG59H1401C in OR'ing mode, connect the PR and SEL pins to GND or  $V_{PR}$  and  $V_{SEL}$  should be <  $V_{REF}$ .

OV1 and OV2 with external resistors connected to IN1 and IN2 respectively can be configured to provide overvoltage protection.

The ST pin can be pulled high with a resistor to provide feedback on the status of the system. If the ST pin is high, IN1 is the output or the output is Hi-Z. If the ST pin is low, IN2 is the output.



Figure 23. V<sub>COMP</sub> Priority Source Selection

| Datasheet |  |  |
|-----------|--|--|
|           |  |  |
|           |  |  |

RENESAS





Figure 24. Connection diagram of using SLG59H1401C in OR'ing applications

| Da | itas | she | et |
|----|------|-----|----|
|    |      |     |    |

**Revision 1.01** 

# Dual Input Single Output, 3 A Power Multiplexer

#### Using SLG59H1401C in manual power rail selection applications

In the case of using the SLG59H1401C in a manual power rail selection application, an external voltage  $\geq V_{REF}$  should be applied at the PR pin through a pull up resistor. If  $V_{PR} \geq V_{REF}$  and  $V_{SEL} < V_{REF}$ , then IN1 will be selected. By toggling  $V_{SEL} \geq V_{REF}$ , IN2 will be selected.

OV1 and OV2 with external resistors connected to IN1 and IN2 respectively can be configured to provide overvoltage protection. The ST pin can be pulled high with a resistor to provide feedback on the status of the system. If the ST pin is high, IN1 will be at output or the output is Hi-Z. If the pin is low, IN2 will be at output.





#### Using SLG59H1401C in manual power rail selection applications with priority

In the case of using SLG59H1401C in applications where automatic and manual switching is required, the PR pin must be connected through the common voltage divider R1, R2, R3 to IN1 as illustrated in Figure 26. When  $V_{IN1}$  falls to induce  $V_{PR} < V_{REF}$  and  $V_{SEL} < V_{REF}$ , SLG59H1401C will operate in VCOMP mode and largest voltage will be on the output. If  $V_{SEL} \ge V_{REF}$  then IN2 will be selected.

OV1 and OV2 with external resistors are connected to IN1 and IN2 respectively and can be configured to provide overvoltage protection.

The ST pin can be pulled high with a resistor to provide feedback on the status of the system. If the ST pin is high, IN1 will be at the output or the output is Hi-Z. If the pin is low, IN2 will be at the output.

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 27 of 38 | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer



#### Figure 26. Connection diagram of using SLG59H1401C in manual power rail selection applications with priority

Resistor divider for this type of application solution is calculated in two steps:

1. Calculate voltage divider section for OV1 threshold:

$$R_{COMMON} = \frac{R3 \times (V_{IN1} - V_{REF})}{V_{REF}}$$

where:

 $R_{COMMON}$  = calculated common resistance value for R1 + R2 in k $\Omega$ ; R3 = resistor closest to ground. Recommended R3 value is 5 k $\Omega$ ;  $V_{IN1}$  =  $V_{IN1}$  voltage at which overvoltage protection should be triggered;  $V_{REF}$  = Internal voltage reference for OV1 pin.

2. Calculate voltage divider section for priority threshold:

R1 = 
$$\frac{(R_{COMMON} + R3) \times (V_{IN1} - V_{REF})}{V_{IN1}}$$
  
R2 = R<sub>COMMON</sub> - R1

Datasheet

**Revision 1.01** 

25-Aug-2022

Dual Input Single Output, 3 A Power Multiplexer

#### where:

$$\begin{split} &\mathsf{R}_{\mathsf{COMMON}} = \mathsf{calculated \ common \ resistance \ value \ for \ R1 \ + \ R2 \ in \ k\Omega;} \\ &\mathsf{R1}, \ R2 = \mathsf{resistors \ near \ PR \ pin;} \\ &\mathsf{R3} = \mathsf{resistor \ closest \ to \ ground. \ Recommended \ R3 \ value \ is \ 5 \ k\Omega;} \\ &\mathsf{V}_{\mathsf{IN1}} = \mathsf{V}_{\mathsf{IN1}} \ \mathsf{voltage \ at \ which \ PR \ threshold \ should \ be \ triggered;} \end{split}$$

V<sub>REF</sub> = Internal voltage reference for OV1 and PR pins.

#### SLG59H1401C Current Limiting

The SLG59H1401C has two modes of current limiting

#### 1. Standard Current Limiting Mode (with Thermal Protection)

The output current is initially limited to the Active Current Limit specification given in the Electrical Characteristics table. The current limiting circuit is very fast and responds within a few micro-seconds to sudden loads. When overload is sensed, the current limiting circuit increases the FET resistance to keep the current from exceeding the Active Current Limit.

The ACL level can be adjusted by choosing the appropriate ±1%-tolerance R<sub>ILIM</sub> value and can be calculated by the following equations:

For  $R_{ILIM}$  range from 31.6 k $\Omega$  to 100 k $\Omega$ :

where:

 $R_{ILIM}$  = Resistor on ILIM pin, in kOhms (k $\Omega$ )

However, if an overload condition persists, the die temperature rise due to the increased FET resistance while at maximum current can activate Thermal Protection. If the die temperature exceeds the THERM<sub>ON</sub> specification, the FET is shut completely OFF, allowing the die to cool. When the die cools to the THERM<sub>OFF</sub> temperature, the FET is allowed to turn back on. This process may repeat as long as the overload condition is present.

#### 2. Short Circuit Current Limiting Mode (with Thermal Protection)

In the case of a hard short, such as a solder bridge on the power rail, the current is limited to protect the chip. Thermal Protection is also present and may be activated during Short Circuit Current Limit protection operation.

25-Aug-2022

**KENESAS** 

# Dual Input Single Output, 3 A Power Multiplexer

#### Fast Reverse Current Blocking (RCB)

Each channel has Always ON Reverse Current Blocking. If the output is forced above the selected input by  $V_{IRCB}$ , the channel will switch off to stop the reverse current  $I_{RCB}$  within  $t_{RCB}$ . As the output falls to within the  $V_{RCB}$  of  $V_{IN}$ , the selected channel will quickly turn back on to avoid unnecessary voltage drops during fast switchover ( $t_{SW}$ ).



Figure 27. Reverse Current Blocking Behavior

| D | а | ta | S | h | e | e | ť |  |
|---|---|----|---|---|---|---|---|--|
| - | - |    | - |   | • | • | • |  |

**Revision 1.01** 

RENESAS

### Dual Input Single Output, 3 A Power Multiplexer

#### **Power Dissipation**

The junction temperature of the SLG59H1401C depends on factors such as board layout, ambient temperature, external air flow over the package, load current, and the RDS<sub>ON</sub>-generated voltage drop across each load switch. While the primary contributor to the increase in the junction temperature of the SLG59H1401C is the power dissipation of its load switches, its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

 $PD_{TOTAL} = (RDS_{ON[1,2]} \times I_{DS[1,2]}^{2})$ 

where:

PD<sub>TOTAL</sub> = Total package power dissipation, in Watts (W)

 $RDS_{ON[1,2]}$  = Channel 1 and Channel 2 load switch ON resistance, in Ohms ( $\Omega$ ), respectively  $I_{DS[1,2]}$  = Channel 1 and Channel 2 Output current, in Amps (A), respectively and

$$T_J = PD_{TOTAL} \times \theta_{JA} + T_A$$

where:

 $T_J$  = Die junction temperature, in Celsius degrees (°C)

θ<sub>JA</sub> = Package thermal resistance, in Celsius degrees per Watt (°C/W) – highly dependent on pcb layout

T<sub>A</sub> = Ambient temperature, in Celsius degrees (°C)

In nominal operating mode, the SLG59H1401C's power dissipation can also be calculated by taking into account the voltage drop across each load switch ( $V_{IN[1,2]} - V_{OUT}$ ) and the magnitude of that channel's output current ( $I_{DS[1,2]}$ ):

 $PD_{TOTAL} = (V_{IN[1,2]} - V_{OUT}) \times I_{DS[1,2]}$  $PD_{TOTAL} = (V_{IN[1,2]} - (R_{LOAD} \times I_{DS[1,2]})) \times I_{DS[1,2]}$ 

where:

PD<sub>TOTAL</sub> = Total package power dissipation, in Watts (W)

VINI1 21 = Channel 1 and Channel 2 Input Voltage, in Volts (V), respectively

 $R_{LOAD}$  = Output Load Resistance, in Ohms ( $\Omega$ )

I<sub>DS[1,2]</sub> = Channel 1 and Channel 2 output current, in Amps (A), respectively

V<sub>OUT</sub> = Output voltage, or R<sub>LOAD</sub> x I<sub>DS[1,2]</sub>

RENESAS

# Dual Input Single Output, 3 A Power Multiplexer



#### **Layout Guidelines:**

- 1. Since the IN[1,2] and OUT pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with an absolute minimum widths of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 28, illustrates proper techniques for heat to transfer as efficiently as possible out of the device;
- 2. To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input  $C_{IN[1,2]}$  and output  $C_{LOAD}$  low-ESR capacitors as close as possible to the SLG59H1401C's IN[1,2] and OUT pins;
- 3. The GND pin should be connected to system analog or power ground plane.

#### SLG59H1401C Evaluation Board:

A High Voltage GreenFET Evaluation Board for SLG59H1401C is designed according to the statements above and is illustrated on Figure 28. Please note that evaluation board has IN[1,2]\_Sense and OUT\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON[1,2]</sub> evaluation.



Figure 28. SLG59H1401C Evaluation Board

| Da | tas | he  | et |
|----|-----|-----|----|
| Da | las | IIE | eι |



Dual Input Single Output, 3 A Power Multiplexer



Figure 29. SLG59H1401C Evaluation Board Schematic

#### Basic EVB Configuration

1. Connect oscilloscope probes to IN[1,2], OUT, ST etc.;

2. Connect jumpers on X1-X3 and X4-X6 to configure overvoltage protection threshold for Channel 1 and Channel 2 respectively. Jumpers for OV[1,2] Settings sets the typical operating input voltage, and the overvoltage protection threshold will be 20% higher than that setting. For example, if jumper for OV1 Settings is located at 3.3 V position – overvoltage threshold is 3.96 V, and etc.

3. Connect jumpers on X7-X9 to configure the PR level. Jumper for PR Settings sets the typical operating input voltage in Priority mode. If the input voltage falls below the typical operating voltage level by around 4%...5%, V<sub>PR</sub> will be lower than V<sub>REF</sub> and SLG59H1401C will operate in VCOMP mode.

4.Configure SS and ILIM using X20 and X21 respectively. For more information, please refer to the Soft start introduction section and SLG59H1401C Current Limiting section in this Datasheet.

5. Select the desired operation mode using X15, X22 and connect a Pull-Up resistor to ST pin using X16. For more information regarding different operation modes please refer to the SLG59H1401C Normal Operation State Table in this datasheet.

6. Logic High for the SEL pin configuration is connected to the PR pin signal. This means that in order to apply a High state to the SEL pin, it needs to apply logic High to the PR signal first. Such a configuration allows it to work in manual channel selection mode to switchover between Channel 1 and Channel 2 regardless of voltage levels on V<sub>IN[1,2]</sub>.

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 33 of 38 | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer

### Package Top Marking System Definition

| PPPPP  | Part Code                                              |
|--------|--------------------------------------------------------|
| YWNNNN | Date Code +<br>Serial Code                             |
| • ARR  | Pin 1 Identifier +<br>Assembly Code +<br>Revision Code |



### Dual Input Single Output, 3 A Power Multiplexer

#### **Package Drawing and Dimensions**

20 Lead WLCSP Package 1.985 mm x 1.585 mm



| D | at | а | s        | h | e | ef | ł. |
|---|----|---|----------|---|---|----|----|
| _ | ~  |   | <u> </u> |   | - | ~  |    |

**Revision 1.01** 

#### 25-Aug-2022



Dual Input Single Output, 3 A Power Multiplexer

### **Recommended Landing Pattern**



Dual Input Single Output, 3 A Power Multiplexer

#### **Tape and Reel Specifications**

| Package                                               | # of | Nominal<br>Package<br>Size | Unitsper<br>Reel | Max<br>Units<br>per Box | Reel &<br>Hub Size<br>(mm) | Trailer A |                | Leader B |                | Pocket Tape (mm) |       |
|-------------------------------------------------------|------|----------------------------|------------------|-------------------------|----------------------------|-----------|----------------|----------|----------------|------------------|-------|
| Туре                                                  | Pins |                            |                  |                         |                            | Pockets   | Length<br>(mm) | Pockets  | Length<br>(mm) | Width            | Pitch |
| WLCSP<br>20L<br>1.585 x<br>1.985 mm,<br>0.4P<br>Green | 20   | 1.585 x 1.985<br>x 0.47 mm | 3,000            | 3,000                   | 178/60                     | 100       | 400            | 100      | 400            | 8                | 4     |

#### **Carrier Tape Drawing and Dimensions**

| Package<br>Type                                 | PocketBTM<br>Length<br>[mm] | PocketBTM<br>Width<br>[mm] | Pocket<br>Depth<br>[mm] | Index<br>Hole<br>Pitch<br>[mm] | Pocket<br>Pitch<br>[mm] | Index Hole<br>Diameter<br>[mm] | Index Hole<br>to Tape<br>Edge<br>[mm] | Index Hole<br>to Pocket<br>Center<br>[mm] | Tape<br>Width<br>[mm] | Tape<br>Thickness<br>[mm] |
|-------------------------------------------------|-----------------------------|----------------------------|-------------------------|--------------------------------|-------------------------|--------------------------------|---------------------------------------|-------------------------------------------|-----------------------|---------------------------|
|                                                 | A0                          | B0                         | K0                      | P0                             | P1                      | D0                             | E                                     | F                                         | W                     | W                         |
| WLCSP 20L<br>1.585 x<br>1.985 mm,<br>0.4P Green | 1.77                        | 2.11                       | 0.75                    | 4                              | 4                       | 1.5                            | 1.75                                  | 3.5                                       | 8                     | 0.25                      |



Note: 1.Orientation in carrier: Pin1 is at upper left corner (Quadrant 1).

Refer to EIA-481 specification

#### **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.9595 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

| Datasheet      | Revision 1.01 | 25-Aug-2022                            |
|----------------|---------------|----------------------------------------|
| CFR0011-120-01 | Page 37 of 38 | © 2022 Renesas Electronics Corporation |



Dual Input Single Output, 3 A Power Multiplexer

### **Revision History**

|                  | Date        | Version | Change                        |
|------------------|-------------|---------|-------------------------------|
| 25-Aug-2022 1.01 |             | 1.01    | Fixed Pin Description for IN1 |
|                  | 15-Jul-2022 | 1.0     | Production Release            |

Datasheet

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.