# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7280 Group

MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase" (Phase-Counting Mode)

# Introduction

This application note describes an example of setting up multi-function timer pulse unit 2 (MTU2) in phase-counting mode for the input of pulse signals from a two-phase encoder (including input in "Z phase").

# **Target Device**

SH7285

### **Contents**

| 1. | Preface                               | 2  |
|----|---------------------------------------|----|
| 2. | Description of the Sample Application | 4  |
| 3  | Documents for Reference               | 21 |



### **Preface**

#### 1.1 **Specifications**

The sample program employs channel 1 of MTU2 in phase counting mode (phase counting mode 1) to count pulses from a two-phase (A and B) encoder with a counter reset function (Z phase). Channel 0 acts as a cycle timer, measuring a 1-ms period for the acquisition of values counted for the two-phase encoder. Figure 1 shows an overview.

- 1. The A- and B-phase signals from the two-phase encoder are connected to pins TCLKA and TCLKB for input to channel 1 of MTU2. Channel 1 is used to count the number of pulses from the two-phase encoder multiplied by four.
- 2. Z-phase signals of two-phase encoder are input on the TIOC1A pin of channel 1. The TIOC1A pin detects signals of rising edge (input capture) and clears a counter of channel 1 to 0.
- 3. Channel 0 of MTU2 is set up to operate as a compare-match timer with a 1-ms cycle. This compare-match signal acts as a source for activation of input capture on the channel-1 side, which obtains (captures) the values from counting at four times the frequency of signals from the encoder.
- 4. The intervals between edges of the A- and B-phase pulse signals (respectively) from the two-phase encoder are obtained (captured) by using the input capture function of MTU2 channel 0.



Figure 1 Detection of Pulses from the Two-Phase Encoder (Phase Counting Mode 1)

#### 1.2 **Module Used**

Channels 0 and 1 of MTU2

SH/280 Group

MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase"

(Phase Counting Mode) (Phase Counting Mode)

#### 1.3 **Applicable Conditions**

# Table 1 Applicable Conditions

| ltem                                                     | Description                        |                          |  |
|----------------------------------------------------------|------------------------------------|--------------------------|--|
| MCU                                                      | SH7285 [R5F72856]                  |                          |  |
| Operating frequency                                      | Internal clock:                    | Ιφ = 100 MHz             |  |
|                                                          | Bus clock:                         | $B\phi = 50 \text{ MHz}$ |  |
|                                                          | Peripheral clock:                  | $P\phi = 50 \text{ MHz}$ |  |
|                                                          | MTU2S clock:                       | $M\phi = 50 MHz$         |  |
|                                                          | AD clock:                          | $A\phi = 50 \text{ MHz}$ |  |
| MCU operating mode                                       |                                    |                          |  |
| C compiler SuperH RISC engine C/C++ Compiler Ver.9.01.01 |                                    |                          |  |
|                                                          | from Renesas Technology            |                          |  |
| C compiler options                                       | Default settings of the C compiler |                          |  |



# **Description of the Sample Application**

In this sample program, channel 1 of MTU2 is used in phase counting mode.

#### 2.1 **Operational Overview of Module Used**

#### 2.1.1 **Multi-Function Timer Pulse Unit 2 (MTU2)**

MTU2 is a multi-functional timer unit that has six 16-bit timer channels. Settings for compare-match function, inputcapture function, etc. can be made for each channel. Settings for phase counting mode are made for channels 1 and 2, thus enabling detection of the phase difference between two external clock inputs. Table 2 gives an overview of MTU2 and figure 2 is a block diagram of MTU2.

For details on MTU2, see the section on MTU2 in the SH7280 Group Hardware Manual (REJ09B0393).

Table 2 Overview of MTU2

| Item                         | Description                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Number of channels           | 16-bit timer $\times$ 6 channels (channels 0 to 5)                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Counter clock                | The clock signal for counter input can be selected from among 8 different input clock signals (except for channel 5, with only 4 different clock signals available)                                                                                                                                                                                                                                                   |  |  |
| Operation of channels 0 to 5 | <ul> <li>Waveform output on compare match</li> <li>Input-capture function</li> <li>Counter clearing</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous clearing by compare match and input capture</li> <li>Input to and output from registers are synchronized with counter operation</li> <li>PWM output in up to 12 phases in combination with synchronous operation</li> </ul> |  |  |
| Triggers for A/D converter   | <ul> <li>A/D converter start trigger can be generated.</li> <li>In complementary PWM mode, interrupts at the crest and trough of the counter value and A/D converter start triggers can be skipped.</li> </ul>                                                                                                                                                                                                        |  |  |
| Buffered operation           | • Settings for buffered operation of registers can be made to channels 0, 3, and 4.                                                                                                                                                                                                                                                                                                                                   |  |  |
| Operating modes              | Settings for PWM mode can be made on channels 0 to 4.                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|                              | • Settings for phase counting mode can be made for each of channels 1 and 2 individually.                                                                                                                                                                                                                                                                                                                             |  |  |
|                              | <ul> <li>In linked operation of channels 3 and 4, waveform output in a total of six<br/>phases, including the positive and inverse signals for three basic phases, is<br/>possible in reset-PWM mode or complementary PWM mode</li> </ul>                                                                                                                                                                             |  |  |
| Interrupt requests           | <ul> <li>28 different interrupt sources<br/>(interrupt generation by compare match, input capture, etc.)</li> </ul>                                                                                                                                                                                                                                                                                                   |  |  |
| Others                       | <ul> <li>Cascade-connection operation</li> <li>High-speed access by internal 16-bit bus</li> <li>Automatic transfer of register data is enabled.</li> <li>Module standby mode can be set.</li> <li>Dead time compensation counter is available in channel 5.</li> </ul>                                                                                                                                               |  |  |



RENESAS MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase"

(Phase Counting Mode) (Phase Counting Mode)



Figure 2 Block Diagram of MTU2



#### 2.1.2 **Phase Counting Mode**

In phase counting mode, the phase difference between two external clock inputs (on pins TCLKA and TCLKB, or pins TCLKC and TCLKD) is detected and TCNT is incremented/decremented accordingly.

The conditions for counting by the timer counter can set up phase counting mode in any of four operating modes (phase counting mode 1, phase counting mode 2, phase counting mode 3, and phase counting mode 4).

Figure 3 shows a sample operation in phase counting mode 1 and table 3 gives conditions for counting up and down by timer counter TCNT in phase counting mode 1.

For details on phase counting mode, see the section on MTU2 in the SH7280 Group Hardware Manual (REJ09B0393).



Figure 3 Example of Operation in Phase Counting Mode 1 (Channels 1 and 2)

## Table 3 Conditions for Counting up and down in Phase Counting Mode 1

| TCLKA Pin (Channel 1) | TCLKA Pin (Channel 1) |               |
|-----------------------|-----------------------|---------------|
| TCLKC Pin (Channel 2) | TCLKD Pin (Channel 2) | Operation     |
| High level            | ↑: Rising edge        | Counting up   |
| Low level             | ↓: Falling edge       |               |
| ↑: Rising edge        | Low level             |               |
| ↓: Falling edge       | High level            |               |
| High level            | ↓: Rising edge        | Counting down |
| Low level             | ↑: Falling edge       |               |
| ↑: Rising edge        | High level            |               |
| ↓: Falling edge       | Low level             |               |



#### 2.2 **Operation of the Sample Program**

#### 2.2.1 **Settings for Operation of the Sample Program**

In the sample program, channels 1 and 0 of MTU2 operate in conjunction to count pulse signals from the two-phase encoder of a servomotor, etc., and to obtain the values counted every 1 ms. Information on the angular position and speed of a motor can thus be calculated.

Table 4 gives the setting conditions for MTU2 in this sample program and figure 4 shows the configuration of the multi-timer unit in the sample program.

Table 4 Setting for MTU2

| Item            | Description                                                                                             |
|-----------------|---------------------------------------------------------------------------------------------------------|
| Channels in use | 0 and 1                                                                                                 |
| Operating mode  | (1) Channel 1: Phase counting mode 1                                                                    |
|                 | (2) Channel 0: Normal operation (compare-match timer with a 1-ms cycle)                                 |
| Functions of    | TCLKA input pin: Input of A-phase pulses from the two-phase encoder (channel 1)                         |
| pins            | <ul> <li>TCLKB input pin: Input of B-phase pulses from the two-phase encoder (channel 1)</li> </ul>     |
|                 | <ul> <li>TIOC1A input pin: Input of Z-phase signal that initiates clearing, from the encoder</li> </ul> |
|                 | (channel 1)                                                                                             |
| Counter clock   | (1) Channel 1: External clock pins (TCLKA and TCLKB)                                                    |
|                 | (2) Channel 0: Internal clock at 50 MHz (Pφ/1, Pφ = 50 MHz)                                             |
| Interrupt       | (1) Channel 1:                                                                                          |
|                 | TGRA input-capture interrupt                                                                            |
|                 | TGRB input-capture interrupt                                                                            |
|                 | <ul> <li>Interrupt by underflow/overflow of timer counter</li> </ul>                                    |
|                 | (2) Channel 0:                                                                                          |
|                 | TGRB input-capture interrupt                                                                            |



Figure 4 Configuration of Channels 0 and 1 of MTU2



#### 2.2.2 **Description of Operation by the Sample Program**

Figure 5 shows operation timing of the sample program.



Figure 5 Operation Timing to Detect Signals of Two-Phase Encoder



RENESAS MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase" (Phase Counting Mode)

Phase counting mode 1 (with frequency multiplication by four) is set up for channel 1 of MTU2 and the A- and Bphase signals from an external two-phase encoder are connected to pins TCLKA and TCLKB. The Z-phase signal from the two-phase encoder is connected to the TIOCIA pin of MTU2. Timer counter TCNT\_1 detects the difference in phase between the A- and B-phase signals and counts up or down when either signal has a transition. The input-capture function is specified for registers TGRA 1 and TGRB 1 of channel 1.

- When the TGRA 1 register detects rising edges of the signal on the TIOC1A input pin, it captures the value of timer counter TCNT 1. At the same time, timer counter TCNT 1 is cleared and an input-capture interrupt is generated from TGRA.
- In a 1-ms cycle, the TGRB\_1 register captures the values counted by timer counter TCNT\_1. At the point of capture, an input-capture interrupt is generated from TGRB. The activation source for input capture is a compare match which is generated on the channel-0 side with a cycle of 1 ms. The values in register TGRB 1 provide information on the positions, in a 1-ms cycle, of the two-phase encoder.

On channel 0 of MTU2, the compare-match function is specified for the TGRC\_0 register, which is used in the 1-ms cycle timer. The input-capture function is specified for the TGRB\_0 register of channel 0. The TGRD\_0 register is specified as the buffer register for register TGRB\_0.

- Timer counter TCNT\_0 is cleared on a compare match with the TGRC\_0 register. The compare match is generated in a 1-ms cycle and is the activation source for input capture (the TGRB 1 register) on the channel-1 side.
- The input-capture function is specified for the TGRB 0 register, and this register obtains the value counted on channel 0 at four times the frequency of the pulses of the two-phase encoder. The activation source for input capture is the clock input to the counter on the channel 1 side. Every time the channel 1 counter is incremented or decremented, an input-capture interrupt is generated from TGRB.
- The TGRD\_0 register is specified as the buffer for the TGRB\_0 register. Each time an input capture from TGRB\_0 is generated, the value of the TGRB 0 register is transferred to the TGRD 0 register. Differences between the values of registers TGRB 0 and TGRD 0 are obtained in the handler for the input-capture interrupt from TGRB, and the width of a signal at four-times the frequency of the two-phase encoder pulses is calculated from the results.



#### 2.3 **Configuration of the Sample Program**

#### 2.3.1 **Description of Functions**

Table 5 lists functions used in the sample program.

Table 5 Functions Used

| Function Name          | Label             | Description                                                                              |
|------------------------|-------------------|------------------------------------------------------------------------------------------|
| Main                   | main ()           | Initializes other modules and makes settings to start the timers of MTU2                 |
| Standby setting        | stbcr_init ()     | Makes the setting to release MTU2 from standby                                           |
| Initialization of MTU2 | mtu2_init ()      | Initializes MTU2 (channels 0 and 1)                                                      |
|                        |                   | Places channel 1 in phase-counting mode 1 and sets up channel 0 as a 1-ms cycle timer    |
| Initialization of PFC  | pfc_init ()       | Initializes the pin function controller (PFC)                                            |
|                        |                   | Selects the required MTU2-related pin functions, so that the pins function as timer pins |
| TGRA_1 interrupt       | int_mtu2_tgia1 () | Handles the TGRA_1 input-capture interrupt from MTU2 (channel 1)                         |
|                        |                   | Processing initiated by rising edges of the Z-phase signal from the two-phase encoder    |
|                        |                   | Obtains the value counted at the time of counter clearing                                |
| TGRB_1 interupt        | int_mtu2_tgib1 () | Handles the TGRB_1 input-capture interrupt from MTU2 (channel 1)                         |
|                        |                   | Generates an interrupt with a 1-ms cycle                                                 |
|                        |                   | Obtains positional information (counted values) on the two-<br>phase encoder             |
| TCFV_1 interrupt       | int_mtu2_tcfv1 () | Handles a counter overflow interrupt from MTU2 (channel 1)                               |
| TCFU_1 interrupt       | int_mtu2_tcfu1 () | Handles a counter underflow interrupt from MTU2 (channel 1)                              |
| TGRB_0 interrupt       | int_mtu2_tgib0 () | Handles the TGRB_0 input-capture interrupt from MTU2 (channel 0)                         |
|                        |                   | Calculates the interval between pulses in the A and B phases of the two-phase encoder    |

TENESAS MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase"

(Phase Counting Mode) (Phase Counting Mode)

#### 2.3.2 Variable Usage

Table 6 gives a list of variables used in the sample program.

# Table 6 Variable Usage

| Label Name          | Description                                                                                                                                                                                                                                                                                     | Name of<br>Employing<br>Module         |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| TGRA1_data          | Input-capture value from the TGRA register of channel 1 of MTU2: the value captured is the value of the timer counter at the time of a rising edge in the Z-phase signal from the two-phase encoder                                                                                             | int_mtu2_tgia1 ()                      |
| TGRB1_data_old      | Retains the previous input-capture value from the TGRB register of channel 1 of MTU2.                                                                                                                                                                                                           | int_mtu2_tgib1 ()                      |
| TGRB1_data_diff     | Difference between the input-capture value from the TGRB register of channel 1 of MTU2 and its previous value (TGRB1_data_old)  The value represents the increase in the value counted for the two-phase encoder between 1-ms cycles.                                                           | int_mtu2_tgib1 ()                      |
| Under_over_flow_cnt | Counts the number of times the TCNT counter on channel 1 of MTU2 has overflowed or underflowed.                                                                                                                                                                                                 | int_mtu2_tcfv1 ()<br>int_mtu2_tcfu1 () |
| TGRD0_B0_data_diff  | The interval between edges of the A- and B-phase signals from the two-phase encoder The value represents the difference between the value (input capture) in register TGRB of channel 0 of MTU2 and the value (previous value of the TGRB register) in the corresponding buffer register, TGRD. | int_mtu2_tgib0 ()                      |



#### 2.4 **Procedure for Setting the Module Used**

The following subsections describe the flow of processing by the sample program.

#### 2.4.1 **Main Function**

Figure 6 shows the flow of processing by the main function.



Figure 6 Processing by Function main

#### 2.4.2 Setting to Release the Module from Standby

Figure 7 shows the flow of processing for release of the module from standby.



Figure 7 Setting for Release of the Module from Standby



#### 2.4.3 Initialization of Multi-Function Timer Pulse Unit 2 (MTU2)

Figure 8 shows the flow for initialization of MTU2.



Figure 8 Initialization of MTU2



#### 2.4.4 **Setting for Pin Function Controller (PFC)**

Figure 9 shows the flow for setting the PFC.



Figure 9 Flow for Setting PFC

#### 2.4.5 Handling of the Input Capture (TGRA\_1) Interrupt from Channel 1 of MTU2

Figure 10 shows the flow of handling for the input capture interrupt (TRRA 1) from channel 1 of MTU2. An interrupt is generated on a rising edge of the Z-phase signal of two-phase encoder.



Figure 10 Handling of the Input Capture (TGRA\_1) Interrupt from Channel 1 of MTU2



#### 2.4.6 Handling of the Input Capture (TGRB\_1) Interrupt from Channel 1 of MTU2

Figure 11 shows the flow of handling for the input capture interrupt (TRRB 1) from channel 1 of MTU2. An interrupt is generated in 1-ms cycles.



Figure 11 Handling of the Input Capture (TGRB\_1) Interrupt from Channel 1 of MTU2

#### 2.4.7 Handling of the Overflow Interrupt from Channel 1 of MTU2

Figure 12 shows the flow of handling for the overflow interrupt from channel 1 of MTU2.



Figure 12 Handling of the Overflow Interrupt from Channel 1 of MTU2



#### 2.4.8 Handling of the Underflow Interrupt from Channel 1 of MTU2

Figure 13 shows the flow of handling for the underflow interrupt from channel 1 of MTU2.



Figure 13 Handling of the Underflow Interrupt from Channel 1 of MTU2

#### 2.4.9 Handling of the Input Capture (TGRB\_0) Interrupt from Channel 0 of MTU2

Figure 14 shows the flow of handling for the input capture (TGRB 0) interrupt from channel 0 of MTU2. An interrupt is generated every time channel 1 counts up or down. This is used in calculating the intervals between edges of the Aand B-phase signals from the two-phase encoder.



Figure 14 Handling of the Input Capture (TGRB\_0) Interrupt from Channel 1 of MTU2



#### 2.5 **Settings of Registers in the Sample Program**

The following describes the settings of registers used in the sample program.

#### 2.5.1 **Clock Pulse Generator (CPG)**

Table 7 gives a list of settings for registers of the clock pulse generator (CPG).

Table 7 Clock Pulse Generator (CPG)

| Register Name                                         | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency control register (FRQCR)                    | H'FFFE 0010 | H'0101  | <ul> <li>Specifies division ratios for operating frequency</li> <li>STC [2:0] = B'001:         Bus clock (Bφ) frequency division ratio, × 1/2</li> <li>IFC [2:0] = B'000:         Internal clock (Iφ) frequency division ratio, × 1</li> <li>PFC [2:0] = B'001:         Peripheral clock (Pφ) frequency division ratio, × 1/2</li> </ul> |
| MTU2S clock<br>frequency control<br>register (MCLKCR) | H'FFFE 0410 | H'41    | <ul> <li>Specifies clock for MTU2S</li> <li>MSSCS[1:0] = B'01: The PLL output clock is selected as the source clock.</li> <li>MSDIVS[1:0] = B'01: Division ratio for the source clock = 1/2</li> </ul>                                                                                                                                   |
| AD clock frequency<br>control register<br>(ACLKCR)    | H'FFFE 0414 | H'41    | <ul> <li>Specifies clock for AD converter</li> <li>ASSCS[1:0] = B'01: The PLL output clock is selected as the source clock.</li> <li>ASDIVS[1:0] = B'01: Division ratio for the source clock = 1/2</li> </ul>                                                                                                                            |

#### 2.5.2 **Power-Down Modes**

Table 8 gives register settings related to low-power modes.

**Table 8 Power-Down Modes** 

| Register Name                       | Address     | Setting | Description                                                     |
|-------------------------------------|-------------|---------|-----------------------------------------------------------------|
| Standby control register 3 (STBCR3) | H'FFFE 0408 | H'5E    | Controls the operation of various modules in power-down modes   |
|                                     |             |         | <ul><li>HIZ = B'0:</li></ul>                                    |
|                                     |             |         | Pin states are held in software standby mode.                   |
|                                     |             |         | <ul> <li>MSTP36 = B'1: Clock supply to MTU2S halted.</li> </ul> |
|                                     |             |         | <ul> <li>MSTP35 = B'0: MTU2 runs.</li> </ul>                    |
|                                     |             |         | <ul> <li>MSTP34 = B'1: Clock supply to POE2 halted.</li> </ul>  |
|                                     |             |         | <ul> <li>MSTP33 = B'1: Clock supply to IIC3 halted.</li> </ul>  |
|                                     |             |         | <ul> <li>MSTP32 = B'1: Clock supply to ADC0 halted.</li> </ul>  |



#### 2.5.3 **Multi-Function Timer Pulse Unit 2 (MTU2)**

Table 9 gives a list of settings for registers of multi-function timer pulse unit 2 (MTU2).

Table 9 Multi-Function Timer Pulse Unit 2 (MTU2)

| Register Name                              | Address     | Setting | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer control register_1 (TCR_1)           | H'FFFE 4380 | H'20    | <ul> <li>Sets details of TCNT control of Channel 1</li> <li>CCLR[2:0] = B'001: TCNT cleared on input capture</li> <li>CKEG[1:0] = B'00: TCNT counts rising edge.</li> <li>TPSC[2:0] = B'000: TCNT counts cycles of internal clock Pφ/1.</li> <li>Note: When channel 1 is set to phase-counting mode, settings made with bits TPSC[2:0] and CKEG[1:0] are ineffective (operation is in accord with the settings made for phase-counting mode). Regardless of the settings of these bits, the external clock signal is specified as the counter input clock, and TCNT functions as an up-/down-counter.</li> </ul> |
| Timer counter_1 (TCNT_1)                   | H'FFFE 4386 | H'0000  | 16-bit counter<br>Cleared to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Timer general register A_1 (TGRA_1)        | H'FFFE 4388 | H'0000  | Used as input-capture register<br>Cleared to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Timer general register B_1 (TGRB_1)        | H'FFFE 438A | H'0000  | Used as input-capture register Cleared to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Timer mode register_1 (TMDR_1)             | H'FFFE 4381 | H'04    | Sets operation mode.  • MD[3:0] = B'0100: Phase counting mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Timer I/O control register_1 (TIOR_1)      | H'FFFE 4382 | H'C8    | <ul> <li>Sets TGR operation.</li> <li>IOB[3:0] = B'1100: Input capture in the TGRB_1 register on a compare match with TGRC_0 in channel 0</li> <li>IOA[3:0] = B'1000: Input capture in the TGRA_1 register on a rising edge</li> </ul>                                                                                                                                                                                                                                                                                                                                                                           |
| Timer interrupt enable register_1 (TIER_1) | H'FFFE 4384 | H'33    | <ul> <li>Controls enabling or disabling of interrupt requests.</li> <li>TTGE = B'0: Generation of requests to start the A/D converter is disabled.</li> <li>TCIEU = B'1: Underflow interrupt request (TCIU) by TCFU is enabled.</li> <li>TCIEV = B'1: Overflow interrupt request (TCIV) by TCFV is enabled.</li> <li>TGIEB = B'1: Interrupt request (TGIB) by TGFB is enabled.</li> <li>TGIEA = B'1: Interrupt request (TGIA) by TGFA is enabled.</li> </ul>                                                                                                                                                     |
| Timer control register_0 (TCR_0)           | H'FFFE 4300 | H'A0    | <ul> <li>Sets details of TCNT control of channel 0.</li> <li>CCLR[2:0] = B'101: TCNT is cleared on compare match with TGRC.</li> <li>CKEG[1:0] = B'00: TCNT counts rising edge.</li> <li>TPSC[2:0] = B'000: TCNT counts cycles of internal dock P\psi/1.</li> </ul>                                                                                                                                                                                                                                                                                                                                              |
| Timer counter_0 (TCNT_0)                   | H'FFFE 4306 | H'0000  | 16-bit counter<br>Cleared to 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Timer general register A_0 (TGRA_0)        | H'FFFE 4308 | _       | Not used in the sample program                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

SH7280 Group

MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase" (Phase Counting Mode)

| Register Name          | Address     | Setting | Description                                                                                         |
|------------------------|-------------|---------|-----------------------------------------------------------------------------------------------------|
| Timer general register | H'FFFE 430A | H'0000  | Used as input-capture register                                                                      |
| B_0 (TGRB_0)           |             |         | Cleared to 0                                                                                        |
| Timer general register | H'FFFE 430C | D'49999 | Used as compare-match register                                                                      |
| C_0 (TGRC_0)           |             |         | Compare-match cycle is set to 1 ms                                                                  |
|                        |             |         | (1  ms/20  ns  (50  MHz)) - 1 = D'50000 - 1 = D'49999                                               |
| Timer general register | H'FFFE 430E | H'0000  | Used as a buffer register for TGRB_0                                                                |
| D_0 (TGRD_0)           |             |         | Cleared to 0                                                                                        |
| Timer mode register_0  | H'FFFE 4301 | H'20    | Sets operation mode.                                                                                |
| (TMDR_0)               |             |         | <ul> <li>BFE = B'0: Specifies normal operation of TGRE_0<br/>and TGRF_0</li> </ul>                  |
|                        |             |         | <ul> <li>BFB = B'1: Specifies buffered operation of TGRB<br/>and TGRD</li> </ul>                    |
|                        |             |         | • BFA = B'0: Specifies normal operation of TGRA                                                     |
|                        |             |         | and TGRC                                                                                            |
|                        |             |         | <ul> <li>MD[3:0] = B'0000: Operating mode is normal.</li> </ul>                                     |
| Timer I/O control      | H'FFFE 4302 | H'C0    | Sets TGR operation.                                                                                 |
| register H_0           |             |         | <ul><li>IOB[3:0] = B'1100: TGRB_1 is an input-capture</li></ul>                                     |
| (TIORH_0)              |             |         | register. The counter clock of channel 1 initiates                                                  |
|                        |             |         | input capture operation, and input capture is                                                       |
|                        |             |         | generated when TCNT_1 counts up or down.                                                            |
|                        |             |         | IOA[3:0] = B'0000: TGRA_0 is output-compare                                                         |
| Timer I/O control      | LUEEEE 4202 | H'00    | register.                                                                                           |
| register L_0           | H'FFFE 4303 | поо     | <ul><li>Sets TGR operation.</li><li>IOD[3:0] = B'0000: TGRD_0 is output-compare</li></ul>           |
| (TIORL_0)              |             |         | register.                                                                                           |
| (110112_0)             |             |         | <ul><li>IOC[3:0] = B'0000: TGRC_0 is output-compare</li></ul>                                       |
|                        |             |         | register.                                                                                           |
| Timer interrupt enable | H'FFFE 4304 | H'02    | Specifies enabling or disabling of interrupt requests.                                              |
| register_0 (TIER_0)    |             |         | <ul> <li>TTGE = B'0: Generation of request to start A/D</li> </ul>                                  |
| <b>3</b> – ( – ,       |             |         | converter is disabled.                                                                              |
|                        |             |         | <ul> <li>TCIEV = B'0: Overflow interrupt request (TCIV) by<br/>the TCFV bit is disabled.</li> </ul> |
|                        |             |         | <ul> <li>TGIED = B'0: Interrupt request (TGID) by TGFD is<br/>disabled.</li> </ul>                  |
|                        |             |         | <ul> <li>TGIEC = B'0: Interrupt request (TGIC) by TGFC is<br/>disabled.</li> </ul>                  |
|                        |             |         | <ul> <li>TGIEB = B'1: Interrupt request (TGIB) by TGFB is</li> </ul>                                |
|                        |             |         | enabled.                                                                                            |
|                        |             |         | <ul> <li>TGIEA = B'0: Interrupt request (TGIA) by TGFA is</li> </ul>                                |
|                        |             |         | disabled.                                                                                           |
| Timer start register   | H'FFFF 4280 | H'03    | Selects operation or stoppage of TCNT for channels                                                  |
| (TSTR)                 |             |         | to 4.                                                                                               |
|                        |             |         | <ul> <li>CST1 = B'1: TCNT_1 counts</li> </ul>                                                       |
|                        |             |         | <ul> <li>CST0 = B'1: TCNT_0 counts</li> </ul>                                                       |



#### 2.5.4 **Interrupt Controller (INTC)**

Table 10 gives a list of settings for registers of the interrupt controller (INTC).

Table 10 Interrupt Controller (INTC)

| Register Name        | Address     | Setting | Description                                    |
|----------------------|-------------|---------|------------------------------------------------|
| Interrupt priority   | H'FFFE 0C06 | H'A0AA  | Selects interrupt priority (level 0 to 15).    |
| registers 09 (IPR09) |             |         | • Bits 15 to 12 = B'1010:                      |
|                      |             |         | MTU0 (TGI0A to TGI0D) interrupt level = 10     |
|                      |             |         | • Bits 11 to 8 = B'0000:                       |
|                      |             |         | MTU0 (TCI0V, TGI0E, TGI0F) interrupt level = 0 |
|                      |             |         | • Bits 7 to 4 = B'1010:                        |
|                      |             |         | MTU1 (TGI1A, TGI1B) interrupt level = 10       |
|                      |             |         | • Bits 3 to 0 = B'1010:                        |
|                      |             |         | MTU1 (TCI1V, TCI1U) interrupt level = 10       |

#### 2.5.5 **Pin Function Controller (PFC)**

Table 11 gives a list of settings for registers of the pin function controller (PFC).

**Table 11 Pin Function Controller (PFC)** 

| Register Name                          | Address     | Setting | Description                                                                                                                                                                                                                                                                                        |
|----------------------------------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port A control register L2<br>(PACRL2) | H'FFFE 3814 | H'6600  | Specifies functions of multiplexed pins on port A. PA7MD[2:0] = B'110: Specifies the TCLKB input (MTU2) for PA7. PA6MD[2:0] = B'110: Specifies the TCLKA input (MTU2) for PA6. PA5MD[2:0] = B'000: Specifies the PA5 I/O (port) for PA5. PA4MD[2:0] = B'000: Specifies the PA4 I/O (port) for PA4. |
| Port E control register L2 (PECRL2)    | H'FFFE 3A14 | H'0006  | Specifies functions of multiplexed pins on port E. PE7MD[2:0] = B'000: Specifies the PE7 I/O (port) for PE7.  PE6MD[2:0] = B'000: Specifies the PE6 I/O (port) for PE6.  PE5MD[2:0] = B'000: Specifies the PE5 I/O (port) for PE5.  PE4MD[2:0] = B'110: Specifies the TIOC1A I/O (MTU2) for PE4.   |
| Port E I/O register L<br>(PEIORL)      | H'FFFE 3A06 | H'0000  | Specifies input and output directions for port E pins. PE15IOR to PE0IOR all set to B'0: PE15 to PE0 are input pins.                                                                                                                                                                               |



MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase" (Phase Counting Mode)

# **Documents for Reference**

Software Manual

SH-2A, SH2A-FPU Software Manual (REJ09B0051)

The most up-to-date version of this document is available on the Renesas Technology Website.

• Hardware Manual

SH7280 Group Hardware Manual (REJ09B0393)

The most up-to-date version of this document is available on the Renesas Technology Website.



SH/280 Group

MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase"

(Phase Counting Mode) (Phase Counting Mode)

# **Website and Support**

Renesas Technology Website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      | Date      | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. |           | Page     | Summary              |  |
| 1.00 | Dec.24.08 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

RENESAS MTU2: Input of Pulse Signals from a Two-Phase Encoder with "Z Phase" (Phase Counting Mode)

### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.