# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7280 Group

## Data Transfer between Memory Areas with DMAC

#### Introduction

This application note provides an example of transferring data between memory areas with the direct memory access controller (DMAC) of the SH7285.

#### **Target Device**

SH7285

#### Contents

| 1. | Preface                               | . 2 |
|----|---------------------------------------|-----|
| 2. | Description of the Sample Application | . 3 |
| 3. | Listing of the Sample Program         | . 9 |
| 4. | Documents for Reference               | 14  |



## 1. Preface

## 1.1 Specifications

- DMAC channel 0 is used to transfer data from the on-chip RAM to external memory. Data are transferred in cyclestealing mode.
- Auto-request mode (software transfer request) is used for requesting DMA transfer.

#### 1.2 Module Used

• Direct memory access controller (DMAC channel 0)

## **1.3** Applicable Conditions

| ٠ | MCU:                 | SH7285/SH7286/SI    | 17243                                              |
|---|----------------------|---------------------|----------------------------------------------------|
| ٠ | Operating frequency: | Internal clock      | 100 MHz                                            |
|   |                      | Bus clock           | 50 MHz                                             |
|   |                      | Peripheral clock    | 50 MHz                                             |
| ٠ | C compiler:          | SuperH RISC engin   | e family C/C++ compiler package Ver.9.01 Release01 |
|   |                      | from Renesas Techr  | ology Corp.                                        |
| ٠ | Compiler options:    | -cpu=sh2a -include= | ="\$(WORKSPDIR)\inc"                               |
|   |                      | -object="\$(CONFIG  | GDIR)\\$(FILELEAF).obj" -debug -gbr=auto           |
|   |                      | -chgincpath-errorpa | th -global_volatile=0 -opt_range=all               |
|   |                      | -infinite_loop=0-de | _vacant_loop=0 -struct_alloc=1 -nologo             |

#### 2. Description of the Sample Application

This sample application employs the direct memory access controller (DMAC) to transfer data from the on-chip RAM to external memory.

## 2.1 Summary of MCU Module Used

When a DMA transfer request is made, the DMAC starts to transfer data in order of priority of predetermined channels. Then, it continues the transfer operation until transfer end condition is met. It has three transfer request modes: auto request, external request, and on-chip peripheral module request. The bus mode is selectable from burst mode and cycle-stealing mode.

An overview of the DMAC is given in table 1. Also, a block diagram of the DMAC is shown in figure 1.

| Item                                                    | Description                                                                                                                                  |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels                                      | 8 channels (CH0 to CH7)                                                                                                                      |
|                                                         | Only 3 channels (CH0 to CH2) can receive external requests.                                                                                  |
| Address space                                           | 4 Gbytes                                                                                                                                     |
| Length of transfer data                                 | Byte, word (2 bytes), longword (4 bytes), and 16 bytes (longword $\times$ 4)                                                                 |
| Maximum transfer count                                  | 16,777,216 (24 bits) transfers                                                                                                               |
| Address mode                                            | Single address mode and dual address mode                                                                                                    |
| Transfer request                                        | Auto request, external request, and on-chip peripheral module request                                                                        |
|                                                         | (SCIF: 2 sources, IIC3: 2 sources, A/D converter: 1 source, MTU2: 5 sources, CMT: 2 sources, USB: 2 sources, SSU: 2 sources, RCAN: 1 source) |
| Bus mode                                                | Cycle-stealing mode and burst mode                                                                                                           |
| Priority level                                          | Channel priority fixed mode and round-robin mode                                                                                             |
| Interrupt request                                       | An interrupt request to the CPU is made when half or all of a transfer process is completed.                                                 |
| External request detection                              | DREQ input low/high level detection, rising/falling edge detection                                                                           |
| Transfer request acknowledge signal/transfer end signal | Active levels for DACK and TEND can be set independently                                                                                     |

#### Table 1Overview of DMAC

Note: For details on the DMAC, refer to the section on the direct memory access controller in the SH7280 Group Hardware Manual.



## SH7280 Group Data Transfer between Memory Areas with DMAC



Figure 1 Block Diagram of DMAC

#### 2.2 Procedure for Setting the Module Used

This section describes the procedure for specifying initial settings for transferring data between memory areas with the DMAC. Auto request mode is used for transfer requests. A flowchart of initializing the DMAC is shown in figure 2. For details on registers, refer to the SH7280 Group Hardware Manual.





#### 2.3 Description of the Sample Program

In this sample program, DMAC channel 0 is activated by auto request, and data are transferred from the on-chip RAM to external memory in cycle-stealing mode. In cycle-stealing transfer operation, the DMAC gives the bus mastership to the CPU after each round of transferring a single unit of data. An operation timing of the sample application is shown in figure 3.



Figure 3 Operation Timing of Sample Application

## 2.4 Usage Notes on Sample Program

In the reference program, the addresses where the source and destination areas of the transfer start are assigned as absolute addresses for clarity. Ensure that sections used by the user program do not overlap with the source and destination regions that start from the absolute addresses.

#### 2.5 **Procedure for Processing by the Sample Program**

In this sample program 100-byte data stored in the on-chip RAM are transferred to external memory by DMA transfer. The transfer end flag (TE bit) is used to check whether DMA transfer is completed.

The register settings for the sample program are listed in table 2. The macro definitions used in this sample program are also listed in table 3. A flowchart of the sample program is illustrated in figure 4.

| Register Name                              | Address     | Setting Value | Description                                                                                     |
|--------------------------------------------|-------------|---------------|-------------------------------------------------------------------------------------------------|
| Standby control register 2<br>(STBCR2)     | H'FFFE 0018 | H'00          | MSTP8 = "0": DMAC operates                                                                      |
| DMA channel control                        | H'FFFE 100C | H'0000 0000   | DE = "0": Disables DMA transfer                                                                 |
| register_0<br>(CHCR0)                      |             | H'0000 5410   | TC = "0": Ineffective in auto-request mode<br>RLDSAR = "0": Disables the SAR reload<br>function |
|                                            |             |               | RLDDAR = "0": Disables the DAR reload<br>function                                               |
|                                            |             |               | DM = "B'01": Increments destination<br>address                                                  |
|                                            |             |               | SM = "B'01": Increments source address                                                          |
|                                            |             |               | RS = "B'0100": Auto request                                                                     |
|                                            |             |               | TB = "0": Cycle-stealing mode                                                                   |
|                                            |             |               | TS = "B'10": Longword transfer                                                                  |
|                                            |             |               | IE = "0": Disables interrupt request                                                            |
|                                            |             | H'0000 5411   | DE = "1": Enables DMA transfer                                                                  |
| DMA source address<br>register_0 (SAR0)    | H'FFFE 1000 | H'FFF8 4000   | Set start address of transfer source in an on-<br>chip RAM area                                 |
| DMA destination address register_0 (DAR0)  | H'FFFE 1004 | H'0C00 0000   | Set start address of transfer destination in<br>an external memory area*                        |
| DMA transfer count<br>register_0 (DMATCR0) | H'FFFE 1008 | H'64          | Transfer count: 100 transfers (H'64)                                                            |
| DMA operation register<br>(DMAOR)          | H'FFFE 1200 | H'0001        | DME = "1": Enables DMA transfer on all the<br>channels                                          |
| DMA extension resource selector_0 (DMARS0) | H'FFFE 1300 | H'0000        | Not used for auto request                                                                       |

#### Table 2 Register Settings for Sample Program

Note: \* The address of external memory area varies depending on the target board to be used.



#### Table 3 Macro Definitions Used in Sample Program

| Macro Definition | Setting Value | Description                                      |
|------------------|---------------|--------------------------------------------------|
| SDRAM_DST_ADR    | H'0C00 0000   | Start address of SDRAM                           |
| SRAM_SRC_ADR     | H'FFF8 4000   | <ul> <li>Start address of on-chip RAM</li> </ul> |
| SIZE             | H'64          | Transfer count                                   |
| DMA_SIZE_BYTE    | H'0000        | Byte transfer                                    |
| DMA_SIZE_WORD    | H'0001        | Word transfer                                    |
| DMA_SIZE_LONG    | H'0002        | Longword transfer                                |
| DMA_SIZE_LONGx4  | H'0003        | 16-byte transfer                                 |
| DMA_INT_DISABLE  | H'0000        | DMA transfer end interrupt not in use            |
| DMA_INT_ENABLE   | H'0010        | DMA transfer end interrupt in use                |



Figure 4 Flowchart of Sample Program



#### 3. Listing of the Sample Program

#### 1. Sample Program Listing: main.c (1)

```
1
2
     *
3
            System Name : SH7285 Sample Program
     *
            File Name : main.c
4
            Contents : DMAC Sample Program
Version : 1.00.00
5
     *
            Contenes
Version : 1.00.0
: M3A-HS85
б
     *
     *
7
            Model
     *
                      : SH7285
8
            CPII
     *
9
           Compiler : SHC9.1.1.0
     *
                      : A sample program for transferring data with the DMAC.
10
           note
     *
11
                      : Software triggers are used to transfer 100-byte data
     *
12
                      : from the on-chip SRAM to the external SDRAM.
     *
13
     *
14
            The information described here may contain technical inaccuracies or
     *
15
            typographical errors. Renesas Technology Corporation and Renesas Solutions
     *
16
            assume no responsibility for any damage, liability, or other loss rising
     *
17
           from these inaccuracies or errors.
     *
18
     *
19
           Copyright (C) 2008 Renesas Technology Corp. All Rights Reserved
     *
20
           AND Renesas Solutions Corp. All Rights Reserved
     *
21
2.2
     *
           history : 2008.02.26 ver.1.00.00
     23
24
     #include <machine.h>
25
     #include <stdio.h>
                             /* SH7285 iodefine */
     #include "iodefine.h"
26
27
   /* ==== symbol definition ==== */
28
   #define SDRAM_DST_ADR ((void *)0x0c000000) /* External SDRAM top address */
29
30 #define SRAM_SRC_ADR ((void *)0xfff84000) /* Internal SRAM address */
                                           /* Transmission bytes
                                                                       * /
   #define SIZE 100
31
   #define DMA_SIZE_BYTE 0x0000u
32
33
     #define DMA_SIZE_WORD 0x0001u
     #define DMA_SIZE_LONG 0x0002u
34
35
     #define DMA_SIZE_LONGx4 0x0003u
36
   #define DMA_INT_DISABLE 0x0000u
   #define DMA_INT_ENABLE 0x0010u
37
38
   #define DMA_INT (DMA_INT_ENABLE >> 4u)
39
40 /* ==== prototype declaration ==== */
41 void main(void);
42
     void io_init_dma(void *src, void *dst, size_t size, unsigned int mode);
43
     void io_dma_enable(void);
44
     void io_dma_stop(void);
45
```



```
2.
    Sample Program Listing: main.c (2)
    46
47
    * Outline : Sample program main
    *_____
48
49
    * Include : #include "iodefine.h"
50
            : #include <machine.h>
    *_____
51
52
    * Declaration : void main(void);
53
    *_____
    * Function : Sample program main
54
55
    *_____
                  -----
    * Argument : void
56
57
    *_____
    * Return Value: void
58
    *_____
59
    * Notice :
60
    61
62
  void main(void)
63
  {
64
      int i;
65
      volatile unsigned char *ptr;
66
      /* ==== Initialize source memory ==== */
67
      ptr = SRAM_SRC_ADR;
68
      for(i=0; i < SIZE; i++){</pre>
69
70
        *ptr++ = 0x55;
71
      }
72
73
      /* ==== Initialize destination memory ==== */
74
      ptr = SDRAM_DST_ADR;
75
      for(i=0; i < SIZE; i++){</pre>
76
        *ptr++ = 0;
77
      }
78
79
     /* ==== Setting of DMAC ==== */
80
     io_init_dma(SRAM_SRC_ADR, SDRAM_DST_ADR, SIZE , DMA_SIZE_LONG | DMA_INT_DISABLE);
81
      /* ---- DMA start ---- */
82
83
      io_dma_enable();
84
      /* ---- DMA stop ---- */
85
86
      io_dma_stop();
87
88
      while(1){
89
        /* Program end */
90
      }
91
   }
92
```



3. Sample Program Listing: main.c (3) 93 94 \* Outline : Initialization for DATA transfer between memory areas with DMAC \*\_\_\_\_\_ 95 96 \* Include : #include "iodefine.h" 97 \*\_\_\_\_\_ \* Declaration : void io\_init\_dma(void \*src, void \*dst, size\_t size, unsigned int mode); 98 99 \*\_\_\_\_\_ \* Function : The DMAC transfers the amount of data specified by "size" 100 : from the source address "src" to the destination address "dst." 101 102 \* : Auto request mode is used to transfer data. 103 : Transfer size and use or non-use of interrupts are specified for the 104 : "mode". 105 \*\_\_\_\_\_ \* Argument : void \*src : Source address 106 107 : void \*dst : Destination address 108 \* : size\_t size : Transfer size (byte) \* 109 : unsigned int mode : Combos of the transfer and the following modes are \* 110 : obtained by logical OR. \* : DMA\_SIZE\_BYTE (0x0000) Byte transfer 111 DMA\_SIZE\_WORD (0x0001) Word transfer DMA\_SIZE\_LONG (0x0002) Longword transfer DMA\_SIZE\_LONGx4(0x0003) 16-byte transfer \* 112 : 113 \* : : 114 DMA\_INT\_DISABLE(0x0000) DMA transfer end interrupt not in use : 115 116 DMA\_INT\_ENABLE (0x0010) DMA transfer end interrupt in use : 117 \*\_\_\_\_\_ 118 \* Return Value: void 119 \*\_\_\_\_\_ \* Notice 120 : Operation is not guaranteed when the source/destination address is not 121 : on a boundary corresponding to the transfer size. \* : If interrupts are to be used, the interrupt routines must be registered. 122 123 124 void io\_init\_dma(void \*src, void \*dst, size\_t size, unsigned int mode) 125 { 126 unsigned int ts; 127 unsigned long ie; 128 129 ts = mode & Ox3u; 130 ie = (mode & 0x00f0u ) >> 4u; 131 132 /\* ==== Setting of DMAC ==== \*/ 133 /\* ==== Setting of power down mode ==== \*/ 134 STB.CR2.BIT.\_DMAC = 0x0; /\* Clear the DMAC module standby mode \*/ 135 /\* ---- DMA Channel Control Registers(CHCR) ---- \*/ 136 137 DMAC0.CHCR.BIT.DE = 0ul; /\* DMA disable \*/ 138 139 /\* ---- DMA Source Address Registers(SAR) ---- \*/ 140 DMAC0.SAR = (void \*)src; 141 142 /\* ---- DMA Destination Address Registers(DAR) ---- \*/ DMAC0.DAR = (void \*)dst; 143



| 4.  | Sample Program Listing: main.c (4)                             |
|-----|----------------------------------------------------------------|
| 143 | /* DMA Transfer Count Registers(DMATCR) */                     |
| 144 | switch(ts){                                                    |
| 145 | case DMA_SIZE_BYTE:                                            |
| 146 | DMAC0.DMATCR = size; /* Specify transfer count (1/1) */        |
| 147 | DMAC0.RDMATCR = size;                                          |
| 148 | break;                                                         |
| 149 | case DMA_SIZE_WORD:                                            |
| 150 | DMAC0.DMATCR = size >> lu; /* Specify transfer count (1/2) */  |
| 151 | DMAC0.RDMATCR = size >> lu;                                    |
| 152 | break;                                                         |
| 153 | case DMA_SIZE_LONG:                                            |
| 154 | DMAC0.DMATCR = size >> 2u; /* Specify transfer count (1/4) */  |
| 155 | DMAC0.RDMATCR = size >> 2u;                                    |
| 156 | break;                                                         |
| 157 | case DMA_SIZE_LONGx4:                                          |
| 158 | DMAC0.DMATCR = size >> 4u; /* Specify transfer count (1/16) */ |
| 159 | DMAC0.RDMATCR = size >> 4u;                                    |
| 160 | break;                                                         |
| 161 | default:                                                       |
| 162 | break;                                                         |
| 163 | }                                                              |
| 164 | /* DMA Channel Control Registers(CHCR) */                      |
| 165 | DMAC0.CHCR.LONG = 0x00005400ul   (ts << 3u)   (ie << 2u) ;     |
| 166 | <pre>/* Destination address is incremented */</pre>            |
| 167 | /* Source address is incremented */                            |
| 168 | /* Auto request */                                             |
| 169 | /* Cycle steal mode */                                         |
| 170 | /* Transfer Size : Longword unit                               |
| 171 |                                                                |
| 172 | /* DMA Operation Register(DMAOR) */                            |
| 173 | DMAC.DMAOR.WORD &= 0xfff9u; /* AE,NMIF clear */                |
| 174 |                                                                |
| 175 | if(DMAC.DMAOR.BIT.DME == 0ul){ /* DMA Master Enable */         |
| 176 | DMAC.DMAOR.BIT.DME = 1ul;                                      |
| 177 | }                                                              |
| 178 |                                                                |
| 180 | }                                                              |



5. Sample Program Listing: main.c (5) 179 \* Outline : DMAC Activation 180 \*\_\_\_\_\_ 181 182 \* Include : #include "iodefine.h" \*\_\_\_ \_\_\_\_\_ 183 \* Declaration : void io\_dma\_enable(void); 184 185 \*\_\_\_\_\_ \* Function : Performs DMA transfer 186 \*\_\_\_\_\_ 187 188 \* Argument : void \*\_\_\_\_\_ 189 \* Return Value: void 190 \*\_\_\_\_\_ 191 \* Notice 192 : 193 194 void io\_dma\_enable(void) 195 { /\* ---- DMA start ---- \*/ 196 197 DMAC0.CHCR.BIT.DE = 1ul; /\* DMA enable \*/ 198 } 199 \* Outline : DMAC Stop 200 \*\_\_\_\_\_ 201 \* Include : #include "iodefine.h" 202 203 \*\_\_\_\_\_ \_\_\_\_\_ 204 \* Declaration : void io\_dma\_stop(void); 205 \*\_\_\_\_\_ 206  $\ast$  Function  $\qquad$  : Checks whether the transfer is completed and stops the DMA transfer. 207 \_\_\_\_\_ 208 \* Argument : void \*\_\_\_\_\_ 209 \* Return Value: void 210 \*\_\_\_\_\_ 211 212 \* Notice : 213 214 void io\_dma\_stop(void) 215 { 216 /\* Transmission end detection \*/; 217 while(DMAC0.CHCR.BIT.TE == 0ul){ 218 /\* wait TE bit set \*/ 219 } /\* ---- DMA stop ---- \*/ 220 221 DMAC0.CHCR.BIT.DE = 0ul; /\* DMA disable \*/ 222 } 223 /\* End of File \*/ 226



#### 4. Documents for Reference

- Software Manual SH-2A, SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Hardware Manual

SH7280 Group Hardware Manual

The most up-to-date version of this document is available on the Renesas Technology Website.



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Sep.19.08 |             | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**KENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.