# RENESAS

## COMMON INFORMATION

## Regenerating HSYNC from Corrupted SOG or CSYNC during VSYNC

TB476 Rev 0.00 June 9, 2008

## Introduction

Recovering from H<sub>SYNC</sub> loss in LCD monitors caused by poor signal coding implementation is important to maintaining good video imagery on many LCD monitors.

## Problem

It is not uncommon to experience corruption of  $H_{SYNC}$  in a Sync On Green (SOG) signal during Vertical retrace. Low cost SOG sources use AND gates to remove the  $H_{SYNC}$  or a XOR gate to invert the  $H_{SYNC}$  during the  $V_{SYNC}$  time. This implantation can cause the  $H_{SYNC}$  to be missing or be out of sync with the source. Also, not all monitors have adequate phase lock loop recovery time to recover from such corrupted  $H_{SYNC}$  signals. Such PLLs trying to recover the corrupted  $H_{SYNC}$  will generate distortion at the top of the LCD displays or not sync at all, causing a loss of the entire image.

The PLL in some CCD displays have such high loop gain and slow lock ability that they have a very hard time stabilizing in a short time with the replacement  $H_{SYNC}$  pulses (even with low error) so they will show a very small amount of jitter at the top 10% to 20% of the screen. Without the replacement  $H_{SYNC}$  pulses, the display is very badly corrupted and not useful. A much more complex design using a VCXO for the each video format would be needed.

This technical brief presents a simple circuit that supports SOG for game and computer video signals plus regenerate any corrupted or an entire loss of  $H_{SYNC}$  during Vertical retrace. Technical Brief 474 has a SOG design with true  $H_{SYNC}$  timing if you have control of the SOG sources yet; if you do not have control of the SOG input, this circuit will regenerate  $H_{SYNC}$  during  $V_{SYNC}$  pulse time regardless of the state of the incoming  $H_{SYNC}$ .

## Basic Circuit

This circuitry will be the source for all the H<sub>SYNC</sub> inputs to the monitor. First, we need to detect and phase lock to a correct H<sub>SYNC</sub>. Next, will be the detection of a corrupted or lost H<sub>SYNC</sub> and re-synchronize H<sub>SYNC</sub> to a non-corrupted H<sub>SYNC</sub>. Finally we will need to remove H<sub>SYNC</sub> from the incoming SOG and forward only the green video information to the monitor.

## Detecting H<sub>SYNC</sub>

Intersil offers a simple solution to the H<sub>SYNC</sub> detector in the ISL59885. We selected the ISL59885 due to it's multi video mode capability. With normal inputs, the ISL59885 will generate the V<sub>SYNC</sub> and C<sub>SYNC</sub> outputs. When we have missing input H<sub>SYNC</sub>, such as with SOG, the LCD monitor may not properly sync. We can use the H<sub>SYNC</sub> or the C<sub>SYNC</sub> outputs with an external PLL to regenerate the missing

 $\rm H_{SYNC}$  during the  $\rm V_{SYNC}$  time. This will result in a usable image on the monitor and will also support multi video modes.





Using this sync separator, we can detect the  $\rm H_{SYNC}$  including a High Definition  $\rm H_{SYNC}$  as well as normal NTSC/PAL. The ISL59885 extracts video sync timing information from both standard and non-standard video. To make use of this sync extractor, we first need to terminate the input cable using a 75 $\Omega$  resistor to ground. Next, we need to filter out the chroma by using a simple RC filter on the input. Since HD has a no chroma signal, we can simply switch out the second capacitor in parallel when HD is detected to change the filter characteristics for HD. The ISL59885 will now output  $\rm H_{SYNC}$  from the source and be referred to as 'source  $\rm H_{SYNC}$ ' in this document.



FIGURE 2. H<sub>SYNC</sub> DETECTION

## Determine the Status of H<sub>SYNC</sub>

We need to compare a reference  $H_{SYNC}$  with the incoming source  $H_{SYNC}$  to determine if the incoming  $H_{SYNC}$  is valid. To do so, we need to generate the reference  $H_{SYNC}$ . The most efficient design would center on using a Phase Lock Loop that would synchronize to the correct  $H_{SYNC}$  from the source.

## Phase Lock

We selected a simple low power, low cost digital PLL (the HC4046) to be the basic source for the  $H_{SYNC}$  substitution. This PLL needs to have a wide lock range to support a wide range of video  $H_{SYNC}$  rates from 16kHz to 64kHz (standard NTSC to HDTV). A wide locking range will cause the PLL to have a jitter that is too large to support a clean video  $H_{SYNC}$  for much longer than the  $V_{SYNC}$  interval. Using the PLL oscillator running at a high rate (say 32x that of the  $H_{SYNC}$ ),



we can use a digital divider to help reduce the jitter by a factor of the divider, in this case by 32. This will keep the display PLL in lock with only a small error during the  $V_{SYNC}$  time when there is no active video. It will also keep the monitor's on-board PLL in a stable region.

We selected the PLL output to be 32x the desired H<sub>SYNC</sub>. 32x H<sub>SYNC</sub> is within the normal operational range of the PLL and large enough to take advantage of the inherent reduction of the H<sub>SYNC</sub> jitter. By using a simple digital counter, the HC4040 (12 stage divider), we can divide down the PLL oscillator to the correct H<sub>SYNC</sub> frequency and also divide any jitter by the same 32x.

The PLL generated  $\rm H_{SYNC}$  will be referred to as the PLL  $\rm H_{SYNC}$  for the remainder of this document.

### **Detection Circuit**

We now need to develop a detection circuit, which will compare the PLL H<sub>SYNC</sub> with the ISL59885 source H<sub>SYNC</sub> and indicate the status of the source H<sub>SYNC</sub>. We can use a simple digital approach to the problem by using a basic D-flip/flop with the source H<sub>SYNC</sub> driving the D input and the PLL H<sub>SYNC</sub> driving the clock. If the reference H<sub>SYNC</sub> is high at the start of the PLL H<sub>SYNC</sub> rising edge, the flip/flop Q output will go high on the rising edge of the PLL's H<sub>SYNC</sub>, thus indicating a missing/corrupt source H<sub>SYNC</sub> pulse.

The ISL59885 was selected because it support multi video  $H_{SYNC}$  rates. We can use the  $C_{SYNC}$  output as it is a comparator output of both  $H_{SYNC}$  and  $V_{SYNC}$ . Now, all we need is a pulse former on the  $C_{SYNC}$  output to extract the  $H_{SYNC}$  portion of the input. Otherwise  $C_{SYNC}$  output will stay low during the  $V_{SYNC}$ , time and give a false  $H_{SYNC}$  response.

Another issue to consider is the external PLL cannot sync to a corrupted source  $H_{SYNC}$ . We will need to open the PLL control

loop and allow the PLL to coast for the non-active video time, while maintaining a proper  $H_{SYNC}$  to the monitor. If we can NAND the Q and delay Q', the NAND gate output can be used to open the PLL loop via a switch. The coast time should be about three valid  $H_{SYNC}$  times (the number of  $H_{SYNC}$  during the  $V_{SYNC}$  sync window). At the same time, select PLL  $H_{SYNC}$  pulses to drive the monitor.

We can delay Q' to the NAND-Gate by using a series 10k $\Omega$  with a 0.047 $\mu$ F capacitor to ground. This RC ramp would delay Q' from going low for about 300 $\mu$ s. The output of the NAND gate drives a simple analog switch. Delaying the Q' transition will open the switch, ISL43110, and keep the PLL from trying to synchronize to the false H<sub>SYNC</sub> signal and let the PLL coast for the same 300 $\mu$ s. Before 300 $\mu$ s is over, the input source H<sub>SYNC</sub> would typically be valid again and the PLL will return to run in a synchronized mode. If the input source H<sub>SYNC</sub> is not valid within 300 $\mu$ s then the PLL will be forced to go back to the synchronized mode and start to re-sync lock on the next H<sub>SYNC</sub>.

A subtle issue, but none the less important, is the timing relationship of these signals.

The ISL59885's source  $H_{SYNC}$  is delayed into the PLL to allow the detection circuitry to determination of the status of  $H_{SYNC}$  and the selection circuit to select the correct  $H_{SYNC}$ . The delays have to support the setup and hold times for the D-flip/flop to avoid a race condition. To bound the delays you have to remember that the longer the  $H_{SYNC}$  delay, the more you have left side blanking of the screen. However, if you have too little delay, you have more chance you have of a race condition and false  $H_{SYNC}$  detection.

#### **Delay Computation**

The source  $H_{SYNC}$  delay needs to be greater than the time it takes for the PLL to go into the coast mode and take into





account other propagation delays as well. This would be the sum of the delays:

#### DETECTION CIRCUITRY

- 74HC00 Nand-Gate ~20ns
- 74HC74 D flip/flop propagation delay ~45ns

#### PLL CIRCUITRY

- CD4040 and CD4046 not an issue since the VCO phase comparator will force the input such that the output will be phase synchronous with the delayed H<sub>SYNC</sub>.
- ISL43110 Switch turn-on/off time ~80ns

The sum would be about 145ns, but we should add a safeguard to insure that we allow for any other parasitic delays. A 25% buffer would support our needs. Thus, the total delay of  $H_{SYNC}$  is about 180ns delay. A simple series  $1k\Omega$  resistor and 180pF capacitor to ground into a logic inverter will give us about 180ns delay or about 5 to 6 pixel widths on the left side of the monitor. This is adequate time to allow for the propagation and to allow the detection circuitry to respond and select the proper  $H_{SYNC}$  source but not impact the video image. This is the delayed source  $H_{SYNC}$  signal.

One remaining timing issue is the detection flip/flop setup and hold time. In our design, we use the source  $H_{SYNC}$  as the D input and the reference  $H_{SYNC}$  as the clock. We need to delay the clock by the setup and hold time after applying the source  $H_{SYNC}$ .

Remember, connecting the delayed PLL  $H_{SYNC}$  to the Comp IN of the HC4040 and the reference  $H_{SYNC}$  into the SIG IN, will force the VCO of the PLL to be in phase at the input to the PLL. For correct timing, the PLL  $H_{SYNC}$  needs to be delayed by only enough to compensate for the setup and hold of the D flip/flop. Delaying the PLL Q4 (PLL  $H_{SYNC}$ ) by 120ns and delaying the clock source  $H_{SYNC}$  by 180ns, (180ns - 120ns = 60ns) will compensate for the setup and hold time for the D-flip/flop. Using an RC 100 $\Omega$  serial and 120pF to ground will generate the necessary delay.

Controlling the PLL loop when running in coast mode will require a heavily dampened feedback network supports the pre-open loop  $H_{SYNC}$ . A loop filter of a series  $10k\Omega$  resistor and  $1\mu$ F capacitor to ground with a  $0.1\mu$ F capacitor in parallel will keep PLL at the proper frequency while in coast mode. The PLL was not designed to operate in coast mode so a  $10m\Omega$  resistor in parallel to the loop filter has to be added to ensure the PLL will relock with very low jitter after coast mode. We selected the loop VCO to be 32x that of the H<sub>SYNC</sub> to give the PLL a wide enough operational range to support H<sub>SYNC</sub> modes from 16kHz, 32kHz and 64kHz, and to reduce jitter.

### H<sub>SYNC</sub> Selector Circuitry

At the time we place the PLL in coast mode, we need to select the PLL  $\rm H_{SYNC}$  output as the  $\rm H_{SYNC}$  input to the monitor.



FIGURE 4. FALSE H<sub>SYNC</sub> DETECTOR

We use the same signal which places the PLL in coast mode to select the counter output as the replacement  $H_{SYNC}$ . The simple arrangement of NAND gates is used to make the selection and proper polarity for  $H_{SYNC}$ . Since  $H_{SYNC}$  has a defined pulse width, using a series capacitor to couple the  $H_{SYNC}$  into the NAND gate will properly pulse shape the signal. We use a series 470pF capacitor and 10k $\Omega$  to ground to set the proper pulse width to about 3µs.



FIGURE 5. COMPLETE  $H_{SYNC}$  CIRCUITRY



### Summary



FIGURE 6. CORRECTED HSYNC OUTPUT

The replacement H<sub>SYNC</sub> is generated by the PLL H<sub>SYNC</sub> sync'ed to a delayed version of the source H<sub>SYNC</sub>. When the incoming SOG or H<sub>SYNC</sub> is lost or corrupted during vertical retrace, the PLL will run open loop and continue to supply a valid H<sub>SYNC</sub>. When a valid source H<sub>SYNC</sub> is detected, this external PLL will resynchronize to the source H<sub>SYNC</sub> and the detector will switch the H<sub>SYNC</sub> output back to the source H<sub>SYNC</sub>. By using a heavy damping in the feedback, the PLL drift will be greatly reduced if not eliminated for the short time duration needed. Thus, even a low cost monitor's PLL will be able to track the re-sync to the source's H<sub>SYNC</sub> with little to no impact on the active video region of the monitor.

# Additional Comments Concerning Digital Sync

#### SOG Sync

If, at the H<sub>SYNC</sub> switch input, you short the 470pF capacitor from Q4 to the NAND gate and open/removing the 10k resistor, the H<sub>SYNC</sub> will be a C<sub>SYNC</sub> output which can be used for SOG sync source with valid H<sub>SYNC</sub> in V<sub>SYNC</sub> time. The H<sub>SYNC</sub> pulse during the V<sub>SYNC</sub> will be on half the length of the H<sub>SYNC</sub> time and easily decoded with a sync separator.

## C<sub>SYNC</sub> (Digital SYNC Input)

You might have a logic 5V level  $C_{SYNC}$  with a bad  $H_{SYNC}$  signal applied to the input of the sync separator.  $C_{SYNC}$  could overdrive the input to the ISL59885. If so, it will become necessary to reduce the  $C_{SYNC}$  input signal level. This can be done simply by using a  $1 \ensuremath{\Omega} \Omega$  resistor in series with the input  $75 \ensuremath{\Omega}$  resistor to reduce load on the source and attenuate the input to the sync separator.

### Remove $C_{SYNC}$ from SOG

Failing to remove  $C_{SYNC}$  from SOG will shift the Green level up by the  $C_{SYNC}$  negative level. On an LCD RGB display, this will result in a strong green tint on the screen image. This can be corrected by removing the  $C_{SYNC}$  portion on the SOG so that only the green video signal goes to the LCD. This can be easily done with an ISL4089 as it will DC-restore the SOG video back porch near ground to within 10mV and clip off the  $C_{SYNC}$  portion of the SOG signal to this 10mV offset. Thus, no unwanted green tint is visible (see Figure 7).



FIGURE 7. RECOVERING GREEN VIDEO FROM SOG

We selected the ISL59885 as the sync separator to cover a wide variety of video sync rates. The problem is the ISL59885 outputs do not have a back porch. Therefore, we have to create the back porch such that the ISL4089 knows when to do the DC restore. This is easy to do by using a RC network (a series 200pF and 10k $\Omega$  to ground) to form a 1.25µs plus from the ISL59885 C<sub>SYNC</sub> output. The NAND gate inverts this pulse to form a 1.25µs pulse back porch for the ISL4089 DC restore.



Schematic and PCB Layout





FIGURE 8. COMPLETE SCHEMATIC

RENESAS

Schematic and PCB Layout (Continued)

*<i>ENESAS* 



FIGURE 9. PCB LAYOUT

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard" Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics oroducts outside of such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Plea e contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Miliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germar Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amco Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tei: +822-558-3737, Fax: +822-558-5338