Date: Sep. 29, 2015

# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Prod<br>Cate          |                                                                 | MPU & MCU | Document<br>No. | TN-V85-A030A/E                              |                                                                | Rev.   | 1.00 |
|-----------------------|-----------------------------------------------------------------|-----------|-----------------|---------------------------------------------|----------------------------------------------------------------|--------|------|
| Title                 | V850E2/Dx4, V850E2/Dx4-H<br>Usage restriction of IIS Slave mode |           |                 | Information Category Technical Notification |                                                                | cation |      |
|                       |                                                                 |           | Lot No.         |                                             | V850E2/Dx4(-H)User Manual                                      |        | nual |
| Applicable<br>Product | Refer to a body                                                 |           | ALL lots        | Reference<br>Document                       | (R01UH0075ED0104)  • V850E2/DK4-H UserManual (R01UH0077ED0104) |        |      |

This document describes the following restrictions about IIS Slave mode of the affected products mentioned above.

#### 1. Restrictions

[ Conditions and Restrictions ]

#### Restriction1

In using the I2S Format transfer in IISA slave mode, the Frame error interrupt(IISAnTFERR) is not generated by Frame error\*1 occurrence at start transfer.

\*1: when a cycle number per frame is longer than the serial clock cycle which is set.

#### Restriction2

In using the Serial Audio Format transfer in IISA slave mode, the Frame error interrupt(IISAnTFERR) is not generated by Frame error\*2 occurrence at start transfer.

And the communication of right channel data after the left channel data communication is started 1 clock early.

\*2: when a cycle number per frame is shorter than the serial clock cycle which is set.

#### 2. Workaround(counter measure of the above restriction)

There are workarounds to avoid the restriction as below.

Counter Measure of Restriction1

The first 1 frame transfer shall transmit invalid data(IISAnIDL=0, then data is "0").

### Counter Measure of Restriction2

The first 1 frame transfer shall transmit invalid data(IISAnIDL=0, then data is "0").

And please configure following one of them( 1) or 2) ) additionally.

1) In case of using only one transfer direction, it shall transmit 2 frame dummy data before the start of the transfer operation.

- 2) In case of using two transfer directions, please configure as follows.
  - 2-1) The RX direction shall be activated first.
  - 2-2) The TX direction shall follow after at least 2 frame cycles delay.
  - 2-3) The RX direction should be disabled.
  - 2-4) Wait 1 frame cycle.
  - 2-5) The RX direction shall be re-enabled.

## 3. Target Product

| Target Product Series        |                                                                        |  |  |  |  |
|------------------------------|------------------------------------------------------------------------|--|--|--|--|
| V850E2/Dx4                   | $\mu$ PD70F3524, $\mu$ PD70F3525, $\mu$ PD70F3526                      |  |  |  |  |
| \/05050/D <sub>14</sub> 4.11 | $\mu$ PD70F3529, $\mu$ PD70F 3532, $\mu$ PD70F 3535, $\mu$ PD70F 3536, |  |  |  |  |
| V850E2/Dx4-H                 | μ PD70F 3537                                                           |  |  |  |  |

