## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

# **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan RenesasTechnology Corp.

| Product<br>Category   | MPU & MCU                                                    |         | Document<br>No.         | TN-16C-A159A/E         | Rev. | 1.00 |
|-----------------------|--------------------------------------------------------------|---------|-------------------------|------------------------|------|------|
| Title                 | Usage Precaution for Timer S - IC/OC Base<br>Timer Interrupt |         | Information<br>Category | Technical Notification |      |      |
| Applicable<br>Product | M16C/28 Group<br>M16C/29 Group                               | Lot No. | Reference<br>Document   |                        |      |      |

### 1. Precaution

If the MCU is operated in the combination selected from **Table 1** for use when the RST4 bit in the G1BCR0 register is set to 1 (reset the base timer that matches the G1BTRR register) to reset the base timer, an IC/OC base timer interrupt request is generated twice.

### Table 1. Uses of IT Bit in the G1BCR0 Register and G1BTRR Register

| IT Bit in the G1BCR0 Register          | G1BTRR Register                      |
|----------------------------------------|--------------------------------------|
| 0 (bit 15 in the base timer overflows) | 07FFFh to 0FFFEh                     |
| 1 (bit 14 in the base timer overflows) | 03FFFh to 07FFEh or 0BFFFh to 0FFFEh |

The second IC/OC base timer interrupt request is generated because the base timer overflow request is generated after one fBT1 clock cycle as soon as the base timer is reset.



#### Figure 1. Base Timer Reset Operation by Base Timer Reset Register

One of the following conditions must be met in order not to generate the IC/OC base timer interrupt request twice:

- 1) When the RST4 bit is set to 1, set the G1BTRR register with a combination other than what is listed in **Table 1**.
- Do not reset the base timer by matching the G1BTRR register. Reset the base timer by matching the G1P00 register. In other words, do not set the RST4 bit to 1 to reset the base timer. Set the RST1 bit in the G1BCR1 register to 1 (reset the base timer that matches the G1P00 register).