Date: Dec. 18, 2017 # **RENESAS TECHNICAL UPDATE** TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation | Product<br>Category | MPU/MCU | | Document<br>No. | TN-RZ*-A046A/E | Rev. | 1.00 | |-----------------------|---------------------------------------------------------------------------------------------------------------------|----------|-------------------------|-----------------------------------------------------------------------------|------|------| | Title | RZ/T1 Group User's Manual: Hardware<br>Restriction about 57th interrupt of Cortex-R4 vector<br>interrupt controller | | Information<br>Category | Technical Notification | | | | | | Lot No. | | | | | | Applicable<br>Product | RZ/T1 Group | All lots | Reference<br>Document | RZ/T1 Group<br>User's Manual: Hardware Rev.1.30<br>R01UH0483EJ0130 Rev.1.30 | | | There is a restriction about the 57th interrupt (TGID6) behavior of Cortex-R4 vector interrupt controller when it is used with DMA controller. The following describes restriction, workaround and correction of User's Manual Hardware. ### 1. Condition: In case of setting the 57th interrupt "MTU3a ch6 input capture/compare match D interrupt (TGID6)" of Cortex-R4 vector interrupt controller as DMA transfer completion interrupt. #### 2. Phenomenon An interrupt is generated when DMA transfer starts. DMA transfer completion interrupt is not generated. ## 3. Workaround The 57th interrupt cannot be used as DMA transfer completion interrupt. To confirm DMA transfer completion, check END bit of CHSTAT\_n register. #### 4. Correction | 359 of | Description | n | | | | | | | | |--------|-----------------------|-------------------|----------|---------------------------------------------|-------------------|------|-------------------------------------|--|--| | | [Current description] | | | | | | | | | | 2609 | Table 12.3 | 3 Cortex-F | R4F/DMAC | Interrupt Vector Table (2/9) | | | | | | | | Vector<br>Number | Request<br>Source | Source | | Detection<br>Type | DMAC | DMAC<br>setting<br>vector<br>Number | | | | | 57 | MTU3a | TGID6 | ch6 input capture/compare match D interrupt | Edge | Υ | Υ | | | | | Vector | Request | 0 | | Detection | DMAG | DMAC<br>setting<br>vector<br>Number | | | | | Number | Source | Source | | Type | DMAC | | | | | | 57 | MTU3a | TGID6 | ch6 input capture/compare match D interrupt | Edge | Υ | Y *5 | | |