# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                                           | Document<br>No.         | TN-RX*-A0236B/E        | Rev.                                                                               | 2.00 |          |
|-----------------------|---------------------------------------------------------------------------------------------------|-------------------------|------------------------|------------------------------------------------------------------------------------|------|----------|
| Title                 | RX600 Series, RX700 Series<br>Errata to User's Manual: Hardware Regarding<br>Realtime Clock (RTC) | Information<br>Category | Technical Notification |                                                                                    |      |          |
| Applicable<br>Product | RX64M Group, RX65N Group,                                                                         | Lot No.                 |                        |                                                                                    |      |          |
|                       | RX651 Group, RX66N Group,<br>RX71M Group, RX72M Group ,<br>RX72N Group                            | All                     | Reference<br>Document  | oser's Manual: Hardware for applic<br>products<br>(see the table at the last page) |      | plicable |

This document describes corrections to the "Realtime Clock (RTC)" chapter in User's Manual: Hardware for the applicable products.

Page and section numbers are based on the manual for the RX64M Group. Refer to the table on the last page for the corresponding page and section numbers in the other groups.



#### • Page 1456 of 2936

A note is added to the START and CNTMD bits in the table for section 32.2.18, RTC Control Register 2 (RCR2) as follows.

#### Before correction

# 32.2.18 RTC Control Register 2 (RCR2)

Address(es): RTC.RCR2 0008 C424h



x: Undefined

| Bit | Bit Symbol Bit Name |                                                         | Description                                                                                                                                                                                                                                                                                                           |     |  |
|-----|---------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|
| b0  | START               | Start                                                   | 0: Prescaler and counter are stopped.<br>1: Prescaler and counter operate normally.                                                                                                                                                                                                                                   | R/W |  |
| b1  | RESET               | RTC Software Reset                                      | <ul> <li>In writing</li> <li>0: Writing is invalid.</li> <li>1: The prescaler and the target registers for RTC software reset*<sup>1</sup> are initialized</li> <li>In reading</li> <li>0: In normal time operation, or an RTC software reset has completed.</li> <li>1: During an RTC software reset</li> </ul>      | R/W |  |
| b2  | ADJ30               | 30-Second Adjustment* <sup>2</sup>                      | <ul> <li>In writing</li> <li>0: Writing is invalid.</li> <li>1: 30-second adjustment is executed.</li> <li>In reading</li> <li>0: In normal time operation, or 30-second adjustment has completed.</li> <li>1: During 30-second adjustment</li> </ul>                                                                 | R/W |  |
| b3  | RTCOE               | RTCOUT Output Enable                                    | 0: RTCOUT output disabled.<br>1: RTCOUT output enabled.                                                                                                                                                                                                                                                               | R/W |  |
| b4  | AADJE               | Automatic Adjustment Enable *3, *4                      | 0: Automatic adjustment is disabled.<br>1: Automatic adjustment is enabled.                                                                                                                                                                                                                                           | R/W |  |
| b5  | AADJP               | Automatic Adjustment Period<br>Select* <sup>3, *4</sup> | <ul> <li>0: The RADJ.ADJ[5:0] setting value is adjusted from the counvalue of the prescaler every minute (every 32 seconds in binary counter mode).</li> <li>1: The RADJ.ADJ[5:0] setting value is adjusted from the counvalue of the prescaler every 10 seconds (every 8 seconds in binary counter mode).</li> </ul> |     |  |
| b6  | HR24                | Hours Mode *2, *4                                       | 0: The RTC operates in 12-hour mode.<br>1: The RTC operates in 24-hour mode.                                                                                                                                                                                                                                          | R/W |  |
| b7  | CNTMD               | Count Mode Select                                       | 0: The calendar count mode.<br>1: The binary count mode.                                                                                                                                                                                                                                                              | R/W |  |

Note 1. R64CNT, RSECAR/BCNT0AR, RMINAR/BCNT1AR, RHRAR/BCNT2AR, RWKAR/BCNT3AR, RDAYAR/BCNT0AER, RMONAR/BCNT1AER, RYRAR/BCNT2AER, RYRAREN/BCNT3AER, RADJ, RTCCRy, RSECCPy/BCNT0CPy, RMINCPy/ BCNT1CPy, RHRCPy/BCNT2CPy, RDAYCPy/BCNT3CPy, RMONCPy, RCR2.ADJ30, RCR2.AADJE, RCR2.AADJP

Note 2. This bit is reserved in binary counter mode. The write value should be 0.

Note 3. When the main clock is selected, the setting of this bit is disabled.

Note 4. After writing to this bit, confirm that its value has actually changed before proceeding with further processing. Refer to section 32.6.5, Notes When Writing to and Reading from Registers for notes on accessing registers.



#### After correction

# 32.2.18 RTC Control Register 2 (RCR2)

Address(es): RTC.RCR2 0008 C424h



x: Undefined

| Bit | Symbol | Bit Name                                                                               | Description                                                                                                                                                                                                                                                                                                               | R/W |  |
|-----|--------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|
| b0  | START  | Start*40: Prescaler and counter are stopped.1: Prescaler and counter operate normally. |                                                                                                                                                                                                                                                                                                                           | R/W |  |
| b1  | RESET  | RTC Software Reset                                                                     | <ul> <li>In writing</li> <li>0: Writing is invalid.</li> <li>1: The prescaler and the target registers for RTC software reset<sup>*1</sup> are initialized.</li> <li>In reading</li> <li>0: In normal time operation, or an RTC software reset has completed.</li> <li>1: During an RTC software reset</li> </ul>         | R/W |  |
| b2  | ADJ30  | 30-Second Adjustment* <sup>2</sup>                                                     | <ul> <li>In writing</li> <li>0: Writing is invalid.</li> <li>1: 30-second adjustment is executed.</li> <li>In reading</li> <li>0: In normal time operation, or 30-second adjustment has completed.</li> <li>1: During 30-second adjustment</li> </ul>                                                                     | R/W |  |
| b3  | RTCOE  | RTCOUT Output Enable                                                                   | 0: RTCOUT output disabled.<br>1: RTCOUT output enabled.                                                                                                                                                                                                                                                                   | R/W |  |
| b4  | AADJE  | Automatic Adjustment Enable<br>*3, *4                                                  | 0: Automatic adjustment is disabled.<br>1: Automatic adjustment is enabled.                                                                                                                                                                                                                                               | R/W |  |
| b5  | AADJP  | Automatic Adjustment Period<br>Select* <sup>3, *4</sup>                                | <ul> <li>0: The RADJ.ADJ[5:0] setting value is adjusted from the count value of the prescaler every minute (every 32 seconds in binary counter mode).</li> <li>1: The RADJ.ADJ[5:0] setting value is adjusted from the count value of the prescaler every 10 seconds (every 8 seconds in binary counter mode).</li> </ul> |     |  |
| b6  | HR24   | Hours Mode *2, *4                                                                      | 0: The RTC operates in 12-hour mode.<br>1: The RTC operates in 24-hour mode.                                                                                                                                                                                                                                              | R/W |  |
| b7  | CNTMD  | Count Mode Select* <sup>4</sup>                                                        | 0: The calendar count mode.<br>1: The binary count mode.                                                                                                                                                                                                                                                                  |     |  |

Note 1. R64CNT, RSECAR/BCNT0AR, RMINAR/BCNT1AR, RHRAR/BCNT2AR, RWKAR/BCNT3AR, RDAYAR/BCNT0AER, RMONAR/BCNT1AER, RYRAR/BCNT2AER, RYRAREN/BCNT3AER, RADJ, RTCCRy, RSECCPy/BCNT0CPy, RMINCPy/ BCNT1CPy, RHRCPy/BCNT2CPy, RDAYCPy/BCNT3CPy, RMONCPy, RCR2.ADJ30, RCR2.AADJE, RCR2.AADJP

Note 2. This bit is reserved in binary counter mode. The write value should be 0.

Note 3. When the main clock is selected, the setting of this bit is disabled.

Note 4. After writing to this bit, confirm that its value has actually changed before proceeding with further processing. Refer to section 32.6.5, Notes on Writing to and Reading from Registers, regarding changes to the values of the AADJE, AADJP, and HR24 bits.



#### • Page 1457 of 2936

Description of the CNTMD bit in section 32.2.18, RTC Control Register 2 (RCR2) is corrected as follows.

Before correction

#### **CNTMD Bit (Count Mode Select)**

This bit specifies whether the RTC count mode is operated in calendar count mode or in binary count mode. When setting the count mode, execute an RTC software reset and start again from the initial settings. This bit is updated synchronously with the count source, and its value is fixed before the RTC software reset is completed.

For details on initial settings, refer to section 32.3.1, Outline of Initial Settings of Registers after Power On.

#### After correction

#### **CNTMD Bit (Count Mode Select)**

This bit specifies whether the RTC count mode is operated in calendar count mode or in binary count mode. After setting the count mode, execute an RTC software reset and start again from the initial settings. The CNTMD bit is updated in synchronization with the count source, so when the value of the CNTMD bit has been changed, check that the value of the bit has actually been updated before applying the RTC software reset. The count mode changes to that which was specified beforehand in the CNTMD bit after the RTC software reset is applied. For details on initial settings, refer to section 32.3.1, Outline of Initial Settings of Registers after Power On.



### • Page 1471 of 2936

The setting procedure described in Figure 32.3, Clock and Count Mode Setting Procedure is corrected as follows.

#### Before correction



Figure 32.3 Clock and Count Mode Setting Procedure



#### After correction





#### • Page 1485 of 2936

The initialization procedure described in Figure 32.14 of section 32.6.7 Initialization Procedure When the Realtime Clock is Not to be Used is corrected as follows.

#### Before correction



Figure 32.14 Initialization Procedure



#### After correction



Figure 32.14 Initialization Procedure



## **Reference Documents**

| Applicable Products      | Manual Title (Document Number)                                                 |  |  |  |
|--------------------------|--------------------------------------------------------------------------------|--|--|--|
| RX71M Group              | RX71M Group User's Manual: Hardware Rev.1.10 (R01UH0493EJ0110)                 |  |  |  |
| RX72M Group              | RX72M Group User's Manual: Hardware Rev1.00 (R01UH0804EJ0100)                  |  |  |  |
| RX72N Group              | RX72N Group User's Manual: Hardware Rev1.00 (R01UH0824EJ0100)                  |  |  |  |
| RX64M Group              | RX64M Group User's Manual: Hardware Rev.1.10 (R01UH0377EJ0110)                 |  |  |  |
| RX65N Group, RX651 Group | RX65N Group, RX651 Group User's Manual: Hardware Rev.2.30<br>(R01UH0590EJ0230) |  |  |  |
| RX66N Group              | RX66N Group User's Manual: Hardware Rev1.00 (R01UH0825EJ0100)                  |  |  |  |

# Page Number, Section/Figure/Table Number

|                                                                                        | Page Number, Section/Figure/Table Number |                           |                           |                           |                           |                           |  |
|----------------------------------------------------------------------------------------|------------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--|
| Item                                                                                   | RX71M                                    | RX72M                     | RX72N                     | RX64M                     | RX65N Group,              | RX66N                     |  |
|                                                                                        | Group                                    | Group                     | Group                     | Group                     | RX651 Group               | Group                     |  |
| Table for the RTC Control                                                              | Page 1462                                | Page 1626                 | Page 1635                 | Page 1456                 | Page 1362                 | Page 1615                 |  |
| Register 2 (RCR2)                                                                      | 32.2.18                                  | 33.2.18                   | 33.2.18                   | 32.2.18                   | 31.2.18                   | 33.2.18                   |  |
| Descriptions of the CNTMD bit                                                          | Page 1463<br>32.2.18                     | Page 1627<br>33.2.18      | Page 1636<br>33.2.18      | Page 1457<br>32.2.18      | Page 1363<br>31.2.18      | Page 1616<br>33.2.18      |  |
| Figure of the clock and count mode setting procedure                                   | Page 1477<br>Figure 32.3                 | Page 1641<br>Figure 33.3  | Page 1650<br>Figure 33.3  | Page 1471<br>Figure 32.3  | Page 1377<br>Figure 31.3  | Page 1630<br>Figure 33.3  |  |
| Figure of the initialization<br>procedure when the realtime<br>clock is not to be used | Page 1491<br>Figure 32.14                | Page 1655<br>Figure 33.14 | Page 1664<br>Figure 33.14 | Page 1485<br>Figure 32.14 | Page 1391<br>Figure 31.14 | Page 1644<br>Figure 33.14 |  |

