Date: Mar. 24, 2017

# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | System LSI                                                                                                                  | Document<br>No.      | TN-RIN-A020           | A/E                                            | Rev.       | 1.00 |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|------------------------------------------------|------------|------|
| Title                 | Notification of R-IN32M3 Series Datash<br>Industrial Ethernet (Rev.4.00 to Rev.4.0<br>Revised contents: Corrections and new | ev.4.00 to Rev.4.01) |                       | Technical Notification                         |            |      |
|                       |                                                                                                                             |                      |                       | R-IN32M3 Serie                                 | o Dotoob   | oot: |
| Applicable<br>Product | See following                                                                                                               | All lots             | Reference<br>Document | LSI for Industria<br>Rev. 4.01<br>(R18DS0008EJ | l Ethernet |      |

R-IN32M3 Series Datasheet: Industrial Ethernet Rev. 4.01 (R18DS0008EJ0401) has been released on Renesas website. This technical update follows revision 4.00 and includes the entirety of revised items. For details, refer to "2. Documentation Updates" given below.

#### 1 Applicable Product

| Product Type  | Model Marking  | Product Code         |
|---------------|----------------|----------------------|
|               | MC-10287F1     | MC-10287F1-HN4-A     |
| R-IN32M3-EC   | MC-10207F1     | MC-10287F1-HN4-M1-A  |
| K-IN32IVI3-EC | MC-10287BF1    | MC-10287BF1-HN4-A    |
|               | WIC-10207 BF 1 | MC-10287BF1-HN4-M1-A |
|               | D60510F1       | UPD60510F1-HN4-A     |
| R-IN32M3-CL   | D00310F1       | UPD60510F1-HN4-M1-A  |
| R-INSZIVIS-GL | D60510BF1      | UPD60510BF1-HN4-A    |
|               | D00310BF1      | UPD60510BF1-HN4-M1-A |

#### 2 Documentation Updates

| No | Applicable Item (Rev. 4.01 Section)              | Applicable<br>Page<br>(Rev. 4.01) | Contents             |
|----|--------------------------------------------------|-----------------------------------|----------------------|
| 1  | 2.3.15 CC-Link Pins (Intelligent Device Station) | 30                                | Complement           |
| 2  | 3.14.1(1) External MCU Interface                 | 58                                | Complement           |
| 3  | 3.14.1(2) AHB master port function               | 59                                | Expression alignment |
| 4  | 3.14.1(3) Status check function                  | 59                                | Complement           |
| 5  | 3.15.1 Features                                  | 60                                | Expression alignment |
| 6  | 3.16.1 Features                                  | 61                                | Error correction     |
| 7  | 3.17.1 Features                                  | 62                                | New function         |
| 8  | 3.17.2 Read Buffer                               | 62                                | Error correction     |
| 9  | 3.18 Data RAM                                    | 63                                | Expression alignment |
| 10 | 3.18.1 Features                                  | 63                                | New function         |
| 11 | 3.19.1 Features                                  | 64                                | New function         |
| 12 | 3.20.1 Features                                  | 65                                | New function         |
| 13 | 4.4 DC Characteristics (Table 4.6)               | 71                                | Error correction     |
| 14 | 4.4 DC Characteristics (Table 4.7)               | 71                                | Error correction     |

# No.1 2.3.15 CC-Link (Intelligent Device Station)

Description for the CCM\_MDIN0-3 signals modified.

|      |                                                    |        | V4.00                            |                 |           |                           |      |                         |        | V4.01                            |                |        |                       |  |  |                         |       |                                             |         |   |  |
|------|----------------------------------------------------|--------|----------------------------------|-----------------|-----------|---------------------------|------|-------------------------|--------|----------------------------------|----------------|--------|-----------------------|--|--|-------------------------|-------|---------------------------------------------|---------|---|--|
| Page |                                                    |        | Description                      |                 |           |                           | Page |                         |        | Description                      |                |        |                       |  |  |                         |       |                                             |         |   |  |
| 30   | [2.3.15 CC-Link Pins (Intelligent Device Station)] |        | 30                               | [2.3.15 CC-Link | Pins (Int | elligent Device Station)] |      |                         |        |                                  |                |        |                       |  |  |                         |       |                                             |         |   |  |
|      | Pin Name                                           | I/O    | Function                         | Shared<br>Port  | Active    | Level during<br>Reset     |      | Pin Name                | I/O    | Function                         | Shared<br>Port | Active | Level during<br>Reset |  |  |                         |       |                                             |         |   |  |
|      | CCM_LINKERRZ                                       | Output | Link error LED control output    | P20             | Low       | Note                      |      | CCM_LINKERRZ            | Output | Link error LED control output    | P20            | Low    | Note                  |  |  |                         |       |                                             |         |   |  |
|      | CCM_ERRZ                                           | Output | Error LED control output         | P21             | Low       |                           |      | CCM_ERRZ                | Output | Error LED control output         | P21            | Low    |                       |  |  |                         |       |                                             |         |   |  |
|      | CCM_RUNZ                                           | Output | Run LED control output           | P26             | Low       |                           |      | CCM_RUNZ                | Output | Run LED control output           | P26            | Low    |                       |  |  |                         |       |                                             |         |   |  |
|      | CCM_MDIN0-<br>CCM_MDIN3                            | Input  | Mode setting switch input        | P62-P65         | _         | 1                         |      |                         | _      |                                  | _              | _      | _                     |  |  | CCM_MDIN0-<br>CCM_MDIN3 | Input | Transfer rate and mode setting switch input | P62-P65 | _ |  |
|      | CCM_SNIN0-<br>CCM_SNIN7                            | Input  | Station no. setting switch input | P70-P77         | _         |                           |      | CCM_SNIN0-<br>CCM_SNIN7 | Input  | Station no. setting switch input | P70-P77        | _      | 1                     |  |  |                         |       |                                             |         |   |  |

### No.2 3.14.1(1) External MCU Interface

Descriptions for interface system, synchronous relationship, and buffer function modified.

|      | V4.00                                                  | V4.01 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|------|--------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Page | Description                                            | Page  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 58   | [3.14.1(1) External MCU Interface]  - Interface system | 58    | [3.14.1(1) External MCU Interface]  - Interface system  ➤ Asynchronous SRAM with wait control (for reading and writing)  ➤ Page ROM reading with wait control  - Synchronous relationship (set up with the HIFSYNC pin)  ➤ HBUSCLK synchronous mode (max. 50 MHz), asynchronous mode  Caution: Drive the HBUSCLK pin to low when asynchronous mode is to be used.  - Bus width (set up with the BUS32EN pin)  ➤ 32 bits / 16 bits  Remark: The module does not support 8-bit bus width.  - Transfer data size  ➤ 32 bits / 16 bits / 8 bits  - Buffer function  ➤ Write buffer: Two stages (synchronous mode is selected) or one stage (asynchronous mode is selected)  ➤ Read buffer: Advance reading of up to 32 bytes is possible.  - Transfer type  ➤ Single transfer  ➤ Page read transfer  - Timing control function |  |  |

## No.3 3.14.1(2) AHB master port function

Description for address conversion modified.

|      | V4.00                                                                                                                                                                                                                          |      | V4.01                                                                                                                                                                                                                                  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Page | Description                                                                                                                                                                                                                    | Page | Description                                                                                                                                                                                                                            |  |  |
| 58   | [3.14.1(2) AHB master port function]  - AMBA Ver2.0 following  > 32-bit AHB-Lite  > Little endian fixed  - Address conversion  > Accusable to 2Mbyte area in AHB memory area (4GByte) from external MPU  - Bus sizing function | 59   | [3.14.1(2) AHB master port function  - AMBA Ver. 2.0 compliant  > 32-bit AHB-Lite  > Little endinan fixed  - Address conversion  > 4-Gbyte resource in the AHB memory area can be assigned as the area for the external MCU interface. |  |  |
|      | External 16-bit → 32-bit     Error response function     Output interrupt request (HERROUTZ) in case of receiving error response     Stored the access information of the cause of error in the register                       |      | Bus sizing     ➤ External 16-bit → 32-bit     Error response     Outputs an interrupt request HERROUTZ in response to reception of an error     Access information which involves the error source is stored in the register           |  |  |

# No.4 3.14.1(3) Status check function Applicable modes explicitly noted.

|      | V4.00                                                                                                         |      | V4.01                                                                                                                                                                   |  |  |
|------|---------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Page | Description                                                                                                   | Page | Description                                                                                                                                                             |  |  |
| 59   | [3.14.1(3) Status check function]  - Check status of:  ➤ Internal reset  ➤ HIFSYNC pin and BUS32EN pin states | 59   | [3.14.1(3) Status check function]  - Check status of:  > Internal reset (available in synchronous/asynchronous SRAM interface mode)  > The HIFSYNC pin, the BUS32EN pin |  |  |
|      |                                                                                                               |      |                                                                                                                                                                         |  |  |

### No.5 3.15.1 Features

Expression alignment from "state" to "wait"

|      | V4.00                                                                                                                                                                                                                                                                 | V4.01 |                                                                                                                                                                                                                      |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Page | Description                                                                                                                                                                                                                                                           | Page  | Description                                                                                                                                                                                                          |  |
| 60   | [3.15.1 Features]                                                                                                                                                                                                                                                     | 60    | [3.15.1 Features]                                                                                                                                                                                                    |  |
|      | - Memory controller supporting Page ROM, ROM, SRAM - 32- or 16-bit data Bus - Static memory control function > Supports SRAM and peripheral devices with SRAM interface > Page ROM support (supported CSZ0 only) > Four chip select signals are available (CSZ0-CSZ3) |       | - Memory controller supporting Page ROM, ROM, SRAM - 32- or 16-bit data Bus - Static memory control ➤ SRAM and I/O connection ➤ Page ROM connection (CSZ0 only) ➤ Four chip select signals are available (CSZ0-CSZ3) |  |
|      | ➤ Write recovery wait ➤ Idle state                                                                                                                                                                                                                                    |       | ➤ Write recovery wait  ➤ Idle wait                                                                                                                                                                                   |  |

### No.6 3.16.1 Features

Pin names for wait signal modified.

|      | V4.00                                                                                                                                                                                                                         | V4.01 |                                                                                                                                                                                          |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Page | Description                                                                                                                                                                                                                   | Page  | Description                                                                                                                                                                              |  |
| 61   | [3.16.1 Features]                                                                                                                                                                                                             | 61    | [3.16.1 Features]                                                                                                                                                                        |  |
|      | Remark. Each CS can be set between 1000_0000H - 1FFF_FFFFH by the programmable SMADSEL register.                                                                                                                              |       | Remark. Chip select areas can be assigned to the area between addresses 1000_0000H - 1FFF_FFFFH by using the SMADSEL register (specified in 16-MB units).                                |  |
|      | - Programmable wait setting functions  ➤ Data wait  ➤ Write recovery wait  ➤ Idle state  - Memory access frequency option (by dividing 100MHz signal by 2 to 6 )  - Up to four wait state signals available (WAITZ0 - WAITZ3) |       | <ul> <li>Programmable wait</li> <li>Memory access frequency (by dividing 100 MHz signal by 2 to 6)</li> <li>Up to four wait state signals available (WAITZ, WAITZ1 to WAITZ3)</li> </ul> |  |

No.7 3.17.1 Features
ECC error interrupt functions added.

|      | V4.00                                                                                                                                                                                                                                                                                                                                           | V4.01 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Page | Description                                                                                                                                                                                                                                                                                                                                     | Page  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 62   | [3.17.1 Features]                                                                                                                                                                                                                                                                                                                               | 62    | [3.17.1 Features]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|      | - 128-bit (32-bit x 4) read buffer - Low latency:  ➤ Read latency: 2 (1 for accessing read buffer)  ➤ Write latency: 1 - 32-bit AHB Bus - 128-bit RAM data bus width (without ECC circuit) - Selectable 16- or 32-bit transfer size - Burst transmission: single, imprecise burst, precise burst (INCR4/8/16, WRAP4/8/16) - Little endian fixed |       | <ul> <li>128-bit (32-bit × 4) read buffer</li> <li>Latency: latency is 2 in read access in general but 1 in the case of hitting the read buffer.         latency is 1 in write access.     </li> <li>AHB bus width: 32 bits</li> <li>RAM data bus width: 128 bits (without ECC circuit)</li> <li>Transfer size: 16- or 32-bit transfer selectable</li> <li>Burst transfer: single burst transfer, burst transfer of the required length, burst transfer of the fixed length (INCR4/8/16, WRAP4/8/16)</li> <li>Little endian fixed</li> <li>ECC response: 1-bit error correction, 2-bit error detection</li> </ul> |  |

### No.8 3.17.2 Read Buffer

## Operation of the AHB bus at occurrence of a 2-bit ECC error modified.

|      | V4.00                                                                                                                                                                                                                                                                                                                                         |      | V4.01                                                                                                                                                                                                                                                                                                               |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Page | Description                                                                                                                                                                                                                                                                                                                                   | Page | Description                                                                                                                                                                                                                                                                                                         |  |  |
| 62   | [3.17.2 Read buffer features]                                                                                                                                                                                                                                                                                                                 | 62   | [3.17.2 Read Buffer]                                                                                                                                                                                                                                                                                                |  |  |
|      | <ul> <li>128-bit (32bit x 4) read buffer</li> <li>Reply to AHB with 0 wait in cases of accessing read buffer</li> <li>Clear the data in the read buffer in case of 2-bit ECC error</li> <li>A 2-bit ECC error at the time of the read response generates an ECC error interrupt and treats it as an error response of the AHB bus.</li> </ul> |      | <ul> <li>128-bit (32bit × 4) read buffer</li> <li>Response to the AHB involves no waiting in the case of hitting the read buffer</li> <li>Clear the data in the read buffer when a 2-bit ECC error occurs.</li> <li>A 2-bit ECC error at the time of the read response generates an ECC error interrupt.</li> </ul> |  |  |

# No.9 3.18 Data RAM Expression of Header Endec modified.

| -    | V4.00                                                                                                                        |      | V4.01                                                                                                            |
|------|------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------|
| Page | Description                                                                                                                  | Page | Description                                                                                                      |
| 63   | [3.18 Data RAM]                                                                                                              | 63   | [3.18 Data RAM]                                                                                                  |
|      | Data RAM is 512Kbytes of memory that can be accessed from AHB and the Ethernet Accelerator (Header Endec (encoder/decoder)). |      | The internal data RAM is a 512-Kbyte RAM that can be accessed from the AHB and Header Endec (communication bus). |

### No.10 3.18.1 Features

# **ECC** error interrupt functions are added.

|      | V4.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V4.01 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Page | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Page  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| 63   | [3.18.1 Features]  AHB latency:  Read / write latency 1 (latency 2 for read access after write access)  Communication bus latency: 1 for read /write access  Round-robin bus arbitration  32-bit AHB bus width  128-bit Communication bus width  128-bit RAM Bus width (without ECC)  AHB transfer size: 8/16/32-bit selectable  Communication bus transfer size: 8/16/32/128-bit selectable  Burst transmission: single, imprecise burst, precise burst (INCR4/8/16, WRAP4/8/16)  Little endian fixed | 63    | [3.18.1 Features]  AHB latency: latency is 1 in read and write access (latency is 2 in read access following write access).  Communication bus latency: latency is 1 in read and write access  Arbitration of access when contention arises: Round robin  AHB bus width: 32 bits  Communication bus width: 128 bits  RAM bus width: 128 bits (without ECC circuit)  AHB transfer size: 8/16/ 32-bit selectable  Communication bus transfer size: 8/16/32/128-bit selectable  Burst transmission: single burst transfer, burst transfer of the required length, burst transfer of the fixed length (INCR4/8/16, WRAP4/8/16)  Little endian fixed  ECC response: 1-bit error correction, 2-bit error detection |  |  |  |  |  |  |  |

### No.11 3.19.1 Features

**ECC** error interrupt functions are added.

|      | V4.00                                                                                                                                                                                                                                                          | V4.01 |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Page | Description                                                                                                                                                                                                                                                    | Page  | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 64   | [3.19.1 Features]  - Communication bus latency: 1 for read / write access - Fixed-priority communication bus arbitration - 128-bit communication bus width - 128-bit RAM bus width (without ECC) - Communication bus transfer size: 8/16/32/128-bit selectable | 64    | [3.19.1 Features]  - Communication-bus latency: latency is 1 in read and write access - Arbitration of access when contention arises: Fixed priority (the communication bus is given priority) - Communication bus width: 128 bits - RAM bus width: 128 bits (without ECC circuit) - Communication-bus transfer size: 8-, 16-, 32-, 128-bit transfer selectable - ECC response: 1-bit error correction, 2-bit error detection |  |  |  |  |

### No.12 3.20.1 Features

Supported functions; Internal DMA, Buffer Allocator, and Header EnDec are added.

|      | V4.00                                                                                                                                                                                                                                            | V4.01 |                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Page | Description                                                                                                                                                                                                                                      | Page  | Description                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| 65   | [3.20.1 Features]  - Task Scheduler  > Hardware ISR: Maximum 32 selectable from 128 interrupts  > Contexts: 64  > Semaphores: 128  > Events: 64  > Mailboxes: 64  > Mailbox elements: 192  > Context priorities: 16  - Hardware Function Manager | 65    | [3.20.1 Features]  Task Scheduler  Hardware ISR: 32 routines selectable from 128 interrupt sources  Number of contexts elements: 64  Number of semaphore identifiers: 128  Number of event identifiers: 64  Number of mailbox identifiers: 64  Number of mailbox elements: 192  Number of context priority levels: 16  Hardware Function Manager  Internal DMA  Buffer allocator  Header EnDec |  |  |  |  |  |  |

### No.13 4.4 DC Characteristics

Statements for  $5k\Omega$  resistor was deleted from the parameter "Input leakage current" of Table 4.6.

| V4.00 |                                                                                                                           |                |                       |                                 |        |        |         |      |  | V4.01                                      |                |                        |                                   |          |       |        |      |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|---------------------------------|--------|--------|---------|------|--|--------------------------------------------|----------------|------------------------|-----------------------------------|----------|-------|--------|------|--|--|
| ge    | Description                                                                                                               |                |                       |                                 |        |        |         |      |  | Description                                |                |                        |                                   |          |       |        |      |  |  |
| 1     | [A.4 DC Characteristics] [Table 4.6 DC Characteristics (V <sub>DD</sub> = 3.3±0.3V, T <sub>A</sub> = -40 to +85°C) (1/2)] |                |                       |                                 |        |        |         |      |  | [4.4 DC Characteri<br>[Table 4.6 DC Char   |                | $V_{DD} = 3.3 \pm 0.3$ | 3V, T <sub>A</sub> = -40 to +85°C | ) (1/2)] |       |        |      |  |  |
|       | Parameter                                                                                                                 | Symbol         | Co                    | nditions                        | MIN.   | TYP.   | MAX.    | Unit |  | Parameter                                  | Symbol         | Conditions             |                                   | MIN.     | TYP.  | MAX.   | Unit |  |  |
|       | Input leakage current<br>(3.3 V buffer)                                                                                   | lı             | $V_I = V_{DD}$ or GND | Normal input                    | _      | _      | ±10     | μA   |  | Input leakage current (3.3V buffer)        | l <sub>l</sub> | $V_I = V_{DD}$ or GND  | Normal input                      | _        | _     | ±10    | μΑ   |  |  |
|       |                                                                                                                           |                | V <sub>I</sub> = GND  | With Pull-up resistor (5 kΩ)    | -293.8 | -645.7 | -1181.3 | μA   |  | (**************************************    |                | V <sub>I</sub> = GND   | With pull-up resistor (50 kΩ)     | -28.9    | -65.7 | -129.8 | μA   |  |  |
|       |                                                                                                                           |                |                       | With Pull-up resistor (50 kΩ)   | -28.9  | -65.7  | -129.8  | μA   |  |                                            |                | $V_I = V_{DD}$         | With pull-down resistor (50 kΩ)   | 10.2     | 43.4  | 83.9   | μ    |  |  |
|       |                                                                                                                           |                | $V_I = V_{DD}$        | With Pull-down resistor (50 kΩ) | 10.2   | 43.4   | 83.9    | μA   |  | Input leakage current (5V-tolerant buffer) | I <sub>I</sub> | V <sub>I</sub> = GND   | With pull-up resistor (50 kΩ)     | 39.0     | _     | 100.9  | μ/   |  |  |
|       | Input leakage current<br>(5V- Tolerant buffer)                                                                            | l <sub>1</sub> | V <sub>I</sub> = GND  | With Pull-up resistor (50 kΩ)   | 39.0   | _      | 100.9   | μA   |  | ,                                          |                |                        | ,                                 | •        | •     |        |      |  |  |

## No.14 4.4 DC Characteristics

The symbol for the "Output voltage, high" of Table 4.7 was changed from "IOL" to "IOH".

|      |                                                                                                                           |                 |                | V4.00              |                          |      |                |   | V4.01 |                      |                                                                                                                       |                |                    |                      |      |      |      |  |
|------|---------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------------|--------------------------|------|----------------|---|-------|----------------------|-----------------------------------------------------------------------------------------------------------------------|----------------|--------------------|----------------------|------|------|------|--|
| Page | Description                                                                                                               |                 |                |                    |                          |      |                |   |       | Description          |                                                                                                                       |                |                    |                      |      |      |      |  |
| 71   | [7.4 DC Characteristics] [Table 4.7 DC Characteristics (V <sub>DD</sub> = 3.3±0.3V, T <sub>A</sub> = -40 to +85°C) (2/2)] |                 |                |                    |                          |      |                |   |       | •                    | .4 DC Characteristics] able 4.7 DC Characteristics (V <sub>DD</sub> = 3.3±0.3V, T <sub>A</sub> = -40 to +85°C) (2/2)] |                |                    |                      |      |      |      |  |
|      | Parameter                                                                                                                 | Symbol          | Conditions     |                    | MIN.                     | TYP. | TYP. MAX. Unit |   |       | Parameter            | Symbol                                                                                                                | Conditions MI  |                    | MIN.                 | TYP. | MAX. | Unit |  |
|      | Output voltage, low                                                                                                       | V <sub>OL</sub> | $I_{OL} = 0mA$ | 3.3V buffer        | _                        | -    | 0.1            | V |       | Output voltage, low  | V <sub>OL</sub>                                                                                                       | $I_{OL} = 0mA$ | 3.3V buffer        | _                    | _    | 0.1  | V    |  |
|      |                                                                                                                           |                 |                | 5V-Tolerant buffer | _                        | -    | 0.1            | V |       |                      |                                                                                                                       |                | 5V-Tolerant buffer | _                    | _    | 0.1  | V    |  |
|      | Output voltage, high                                                                                                      | V <sub>OH</sub> | $I_{OL} = 0mA$ | 3.3V buffer        | V <sub>DD</sub> -<br>0.1 | -    | _              | V |       | Output voltage, high | V <sub>OH</sub>                                                                                                       | $I_{OH} = 0mA$ | 3.3V buffer        | V <sub>DD</sub> -0.1 | _    | _    | V    |  |
|      |                                                                                                                           |                 |                | 5V-Tolerant buffer | V <sub>DD</sub> —        | _    | -              | V |       |                      |                                                                                                                       |                | 5V-Tolerant buffer | V <sub>DD</sub> -0.1 | _    | _    | V    |  |
|      | 0.1 v                                                                                                                     |                 |                |                    |                          |      |                |   |       |                      |                                                                                                                       |                |                    |                      |      |      |      |  |