## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan RenesasTechnology Corp.

| Product<br>Category   | MPU&MCU                                                                                       |          | Document<br>No.         | TN-SH7-A571A/E                                          | Rev. | 1.00 |
|-----------------------|-----------------------------------------------------------------------------------------------|----------|-------------------------|---------------------------------------------------------|------|------|
| Title                 | Manual correction about synchronous DRAM Interface when using 64-bit bus width (SH7750R only) |          | Information<br>Category | Technical Notification                                  |      |      |
| Applicable<br>Product | SH7750R (HD6417750R)                                                                          | Lot No.  |                         |                                                         |      |      |
|                       |                                                                                               | All lots | Reference<br>Document   | SH7750 Series Hardware Manual<br>(ADE-602-124E Rev.6.0) |      |      |

The description of the bus state controller (BSC) of the SH7750 series hardware manual is corrected in the following section.

13.3.5 Synchronous DRAM Interface last clause

Connecting a 128-Mbit/256-Mbit Synchronous DRAM with 64-bit Bus Width (SH7750ROnly):

"Notes on Usage" fourth bullet item

This description is applied to the example of using the CS3# (#: low active) pin and connecting the SDRAMs to areas 2 and 3 showing in figure 13.45 in the manual. Please refer to the following for the details.

Red part with underline is corrected or added.

[After correction]

13.3.5 Synchronous DRAM Interface

Connecting a 128-Mbit/256-Mbit Synchronous DRAM with 64-bit Bus Width (SH7750R Only):

## Notes on Usage

- BCR1.DRAMTP2-DRAMTP0 = 011: Sets areas 2 and 3 as synchronous-DRAM-interface spaces.
- MCR.SZ = 00: Sets the bus width of the synchronous DRAM to 64 bits.
- MCR.AMX = 6: Selects the 128-Mbit or 256-Mbit address-multiplex setting for the synchronous DRAM.
- In the auto-refresh operation, the REF command is issued twice continuously in response to a single refresh request. The interval cycle number between the first and second REF commands issuance is specified by the setting of the TRAS2-TRAS0 bits in MCR, which is 4 to 11 CKIO cycles. The interval cycle number between the second REF command and the next ACTV command issuance is specified by the settings of both the TRAS2-TRAS0 bits and the TRC2-TRC0 bits in MCR in the sum total, which is 4 to 32 CKIO cycles. Set RTCOR, bits CKS2–CKS0, and MCR so as to satisfy the refresh-interval rating of the synchronous DRAM which you are using. The synchronous DRAM auto-refresh timing with 64-bit bus width is shown below figure.
- When setting the mode register of the synchronous DRAM, set the address for area 2 first.
- Control signals required in this connection are RAS#, CASS#, RD/WR#, CS3#, DQM0-DQM7, and CKE. CS2# is not used.
- Do not use partial-sharing mode. If you use this, correct operation is not guaranteed.



