# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

# **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan RenesasTechn ology Corp.

| Product<br>Category   | MPU&MCU                                                                                      | Document<br>No.         | TN-H8*-A291A/E         | Rev.                                                                                  | 1.00 |  |
|-----------------------|----------------------------------------------------------------------------------------------|-------------------------|------------------------|---------------------------------------------------------------------------------------|------|--|
| Title                 | H8S/2633 Series and H8S/2643 Series Notes on the SCL rise time in the $^2$ C bus intermodule | Information<br>Category | Technical Notification |                                                                                       |      |  |
| Applicable<br>Product | H8S/2633W Series<br>H8S/2643W Series                                                         | Lot No.                 |                        |                                                                                       |      |  |
|                       |                                                                                              | All lots                | Reference<br>Document  | Following hardware manuals:<br>H8S/2633 Series Rev. 5.00<br>H8S/2643 Series Rev. 3.00 |      |  |

Thank you for your consistent patronage of Renesas semiconductor products.

We would like to inform you of the usage notes on the SCL rise time in the  $l^2C$  bus interface module.

1. Target Function

I<sup>2</sup>C bus interface module

2. Usage Notes

When the master mode is set in the I<sup>2</sup>C bus interface module, the SCL high period may be shortened in the following three conditions;

- when SCL is driven low by the slave device.
- when SCL rises slowly due to the load capacitance and pull-up resistance of the SCL line.
- when  $\varphi$  exceeds 20 MHz in the 7.5  $t_{\rm cyc}$  transfer rate.

Therefore, SCL is monitored and synchronized for each bit during communication. Figure 1 shows the bit synchronization circuit timing, and table 1 lists the permissible range of the SCL rise time ( $t_{sr}$ ). If SCL does not rise within the permissible range (7.5  $t_{cyc}$  or 17.5  $t_{cyc}$ ) of the SCL rise time ( $t_{sr}$ ), the internal SCL high period is extended to the next rate.



## Table 1 Permissible Range of SCL Rise Time (t<sub>sr</sub>)

#### [Before change]

|      |                                |                             | Time Indication                                 |              |              |                      |                |               |               |               |
|------|--------------------------------|-----------------------------|-------------------------------------------------|--------------|--------------|----------------------|----------------|---------------|---------------|---------------|
| IICX | t <sub>cyc</sub><br>Indication |                             | I <sup>2</sup> C Bus<br>Specification<br>(max.) | f =<br>5 MHz | f =<br>8 MHz | <b>f =</b><br>10 MHz | ff =<br>16 MHz | f =<br>20 MHz | f =<br>25 MHz | f =<br>28 MHz |
| 0    | 7.5t <sub>cyc</sub>            | Standard<br>mode            | 1000 ns                                         | 1000 ns      | 937 ns       | 750 ns               | 468 ns         | 375 ns        | 300 ns        | 267 ns        |
|      |                                | High <i>-</i> speed<br>mode | 300 ns                                          | 300 ns       | 300 ns       | 300 ns               | 300 ns         | 300 ns        | 300 ns        | 300 ns        |
| 1    | 17.5 t <sub>cyc</sub>          | Standard<br>mode            | 1000 ns                                         | 1000 ns      | 1000 ns      | 1000 ns              | 1000 ns        | 875 ns        | 700 ns        | 624 ns        |
|      |                                | High <i>-</i> speed<br>mode | 300 ns                                          | 300 ns       | 300 ns       | 300 ns               | 300 ns         | 300 ns        | 300 ns        | 300 ns        |

### [After change]

|      |                                |                             | Time Indication                                 |              |              |               |                |               |               |               |
|------|--------------------------------|-----------------------------|-------------------------------------------------|--------------|--------------|---------------|----------------|---------------|---------------|---------------|
| IICX | t <sub>cyc</sub><br>Indication |                             | I <sup>2</sup> C Bus<br>Specification<br>(max.) | f =<br>5 MHz | f =<br>8 MHz | f =<br>10 MHz | ff =<br>16 MHz | f =<br>20 MHz | f =<br>25 MHz | f =<br>28 MHz |
| 0    | 7.5tcyc                        | Standard<br>mode            | 1000 ns                                         | 1000 ns      | 937 ns       | 750 ns        | 468 ns         | 375 ns        | —             | —             |
|      |                                | High <i>-</i> speed<br>mode | 300 ns                                          | 300 ns       | 300 ns       | 300 ns        | 300 ns         | 300 ns        | -             | -             |
| 1    | 17.5 t <sub>cyc</sub>          | Standard<br>mode            | 1000 ns                                         | 1000 ns      | 1000 ns      | 1000 ns       | 1000 ns        | 875 ns        | 700 ns        | 624 ns        |
|      |                                | High <i>-</i> speed<br>mode | 300 ns                                          | 300 ns       | 300 ns       | 300 ns        | 300 ns         | 300 ns        | 300 ns        | 300 ns        |

Note: When  $\phi$  exceeds 20 MHz in the 7.5 t<sub>cyc</sub> transfer rate, the transfer rate may be extended.

3. Manual Description Change

As shown in table 1, the permissible range of SCL rise time  $(t_{sr})$  is changed and the note is added.



ore change]