## **RENESAS TECHNICAL UPDATE**

Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Contact Us http://japan.renesas.com/contact/

E-mail: csc@renesas.com

| Product classification |                                                                  | MPU & MCU                  | Document<br>No.             | TN-V85-A010A/E                                   |  | Rev. | 1.00 |
|------------------------|------------------------------------------------------------------|----------------------------|-----------------------------|--------------------------------------------------|--|------|------|
| Title                  | Further notes about the function of timer/event counter registor |                            | Notification classification | Technical Information                            |  |      |      |
| Affected<br>Products   | In the main part                                                 | Affected<br>production lot | Related                     | User's Manual : Hardware of<br>affected products |  |      |      |
|                        |                                                                  | All lots                   | documents                   |                                                  |  |      |      |

For the V850 series microcontrollers on <u>2.Affected Products</u>, The following further notes about the function of timer/event counter registor is released. In addition, please confirm User's Manual : Hardware of affected products about function of timer/event counter registor.

(1) TMPn counter read buffer register (TPnCNT)

(2) TMQn counter read buffer register (TQnCNT)

(3) TAAn counter read buffer register (TAAnCNT)

(4) TABn counter read buffer register (TABnCNT)

(5) TMTn counter read buffer register (TTnCNT)

## 1. Notification

(1) TMPn counter read buffer register (TPnCNT)

If TPnCNT register is read when the TPnCE bit = 0, 0000H is read.

If TPnCNT register is read when the TPnCE bit = 1, the count value of the 16-bit timer can be read.

The count value of the 16-bit counter is different by operation mode as follows.

• External event count mode

The 16-bit counter is set to 0000H at the timing when the TPnCE bit changes from 0 to 1.

After that, the counter counts up from 0001H to 0002H, 0003H, and so on, each time a valid edge of an external event count input is detected.

 $\cdot$  Other modes

The 16-bit counter starts counting from the default value FFFFH.

It counts up from FFFFH to 0000H, 0001H, 0002H, 0003H, and so on.



(2) TMQn counter read buffer register (TQnCNT)

If TQnCNT register is read when the TQnCE bit = 0, 0000H is read.

If TQnCNT register is read when the TQnCE bit = 1, the count value of the 16-bit timer can be read.

The count value of the 16-bit counter is different by operation mode as follows.

• External event count mode

The 16-bit counter is set to 0000H at the timing when the TQnCE bit changes from 0 to 1.

After that, the counter counts up from 0001H to 0002H, 0003H, and so on, each time a valid edge of an external event count input is detected.

 $\boldsymbol{\cdot} \mathrm{Other} \ \mathrm{modes}$ 

The 16-bit counter starts counting from the default value FFFFH.

It counts up from FFFFH to 0000H, 0001H, 0002H, 0003H, and so on.

(3) TAAn counter read buffer register (TAAnCNT)

If TAAnCNT register is read when the TAAnCE bit = 0, 0000H is read.

If TAAnCNT register is read when the TAAnCE bit = 1, the count value of the 16-bit timer can be read.

The count value of the 16-bit counter is different by operation mode as follows.

• External event count mode

The 16-bit counter is set to 0000H at the timing when the TAAnCE bit changes from 0 to 1.

After that, the counter counts up from 0001H to 0002H, 0003H, and so on, each time a valid edge of an external event count input is detected.

 $\boldsymbol{\cdot} Other \ modes$ 

The 16-bit counter starts counting from the default value FFFFH.

It counts up from FFFFH to 0000H, 0001H, 0002H, 0003H, and so on.

(4) TABn counter read buffer register (TABnCNT)

If TABnCNT register is read when the TABnCE bit = 0, 0000H is read.

If TABnCNT register is read when the TABnCE bit = 1, the count value of the 16-bit timer can be read.

The count value of the 16-bit counter is different by operation mode as follows.

 ${\scriptstyle \bullet} External \ event \ count \ mode$ 

The 16-bit counter is set to 0000H at the timing when the TABnCE bit changes from 0 to 1.

After that, the counter counts up from 0001H to 0002H, 0003H, and so on, each time a valid edge of an external event count input is detected.

 $\boldsymbol{\cdot} Other \ modes$ 

The 16-bit counter starts counting from the default value FFFFH.

It counts up from FFFFH to 0000H, 0001H, 0002H, 0003H, and so on.





## 2.Affected Products

| Products series |              |              |              |  |  |  |  |
|-----------------|--------------|--------------|--------------|--|--|--|--|
| V850ES/FG2      | V850ES/FE2   | V850ES/FF2   | V850ES/FE3   |  |  |  |  |
| V850ES/FF3      | V850ES/FG3   | V850ES/FJ3   | V850ES/FJ2   |  |  |  |  |
| V850ES/FK3      | V850ES/FE3-L | V850ES/FF3-L | V850ES/FG3-L |  |  |  |  |
| V850ES/FE3-N    | V850ES/FF3-N | V850ES/FG3-N | V850ES/FJ3-N |  |  |  |  |
| V850ES/FK3-N    | V850E/RS1    | V850E/PG2    | V850E/CG4    |  |  |  |  |
| V850E/RS2       | V850E/CAG4-M | V850E/RG3    | V850E/PHJ1   |  |  |  |  |
| V850E/FK3-H     | V850E/PHO3   | V850E/PHC3   | -            |  |  |  |  |

