## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Jun. 09, 2009

## **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | MPU/MCU                                              |         | Document<br>No.         | TN-SH7-A720A/E                                                              | Rev. | 1.00 |
|-----------------------|------------------------------------------------------|---------|-------------------------|-----------------------------------------------------------------------------|------|------|
| Title                 | Error correction of registers of the hardware manual |         | Information<br>Category | Technical Notification                                                      |      |      |
| Applicable<br>Product | SH7720 Group<br>SH7721 Group                         | Lot No. | Reference<br>Document   | SH7720 Group, SH7721 Group<br>hardware manual Rev.3.00<br>(REJ09B0033-0300) |      |      |
|                       |                                                      | All     |                         |                                                                             |      |      |

There are error correction of registers of the hardware manual.

1. Page 1290 of 1458 37.3 Register States in Each Operating Mode

| Original:             |                 |        | Amended:              |              |        |  |  |
|-----------------------|-----------------|--------|-----------------------|--------------|--------|--|--|
| Register Abbreviation | Manual Reset    | Module | Register Abbreviation | Manual Reset | Module |  |  |
| CMNCR                 | Initialized BSC |        | CMNCR                 | Retained     | BSC    |  |  |
| CS0BCR                | Initialized     |        | CS0BCR                | Retained     |        |  |  |
| CS2BCR                | Initialized     |        | CS2BCR                | Retained     |        |  |  |
| CS3BCR                | Initialized     |        | CS3BCR                | Retained     |        |  |  |
| CS4BCR                | Initialized     |        | CS4BCR                | Retained     |        |  |  |
| CS5ABCR               | Initialized     |        | CS5ABCR               | Retained     |        |  |  |
| CS5BBCR               | Initialized     |        | CS5BBCR               | Retained     |        |  |  |
| CS6ABCR               | Initialized     |        | CS6ABCR               | Retained     |        |  |  |
| CS6BBCR               | Initialized     |        | CS6BBCR               | Retained     |        |  |  |
| CS0WCR                | Initialized     |        | CS0WCR                | Retained     |        |  |  |
| CS2WCR                | Initialized     |        | CS2WCR                | Retained     |        |  |  |
| CS3WCR                | Initialized     |        | CS3WCR                | Retained     |        |  |  |
| CS4WCR                | Initialized     |        | CS4WCR                | Retained     |        |  |  |
| CS5AWCR               | Initialized     |        | CS5AWCR               | Retained     |        |  |  |
| CS5BWCR               | Initialized     |        | CS5BWCR               | Retained     |        |  |  |
| CS6AWCR               | Initialized     |        | CS6AWCR               | Retained     |        |  |  |
| CS6BWCR               | Initialized     |        | CS6BWCR               | Retained     |        |  |  |
| SDCR                  | Initialized     |        | SDCR                  | Retained     |        |  |  |
| RTCSR                 | Initialized     |        | RTCSR                 | Retained     |        |  |  |
| RTCNT                 | Initialized     |        | RTCNT                 | Retained     |        |  |  |
| RTCOR                 | Initialized     |        | RTCOR                 | Retained     |        |  |  |
|                       |                 |        |                       |              |        |  |  |

2. Page 1302 of 1458 37.3 Register States in Each Operating Mode Original: Amended: Register Abbreviation Manual Reset Module Register Abbreviation Manual Reset Module Initialized **UBC UBC BDRB BDRB** Retained **BDMRB** Initialized BDMRB Retained **BRCR** Initialized BRCR Retained BETR Initialized Retained BETR **BARB** Initialized BARB Retained BAMRB Initialized BAMRB Retained **BBRB** Initialized BBRB Retained BRSR Initialized Retained BRSR BARA Initialized BARA Retained BAMRA Initialized BAMRA Retained BBRA Initialized BBRA Retained BRDR Initialized BRDR Retained **BASRA** Initialized BASRA Retained **BASRB** Initialized BASRB Retained

3. Page 328 of 1458 9.4.5 Refresh Timer Control/Status Register (RTCSR)

Original: Bit 31 to 8 Reserved

These bits are always read as 0. The write value should always be 0.

Amended: Bit 31 to 8 Reserved

These bits are always read as 0. The write value should always be H'A55A 00.

4. Page 329 of 1458 9.4.6 Refresh Timer Counter (RTCNT)

Original: Bit 31 to 8 Reserved

These bits are always read as 0. The write value should always be 0.

Amended: Bit 31 to 8 Reserved

These bits are always read as 0. The write value should always be H'A55A 00.

5. Page 330 of 1458 9.4.7 Refresh Time Constant Register (RTCOR)

Original: Bit 31 to 8 Reserved

These bits are always read as 0. The write value should always be 0.

Amended: Bit 31 to 8 Reserved

These bits are always read as 0. The write value should always be  $H'A55A\ 00.$ 

6. Page 658 of 1458 20.3.10 I2C Bus Master Transfer Clock Select Register (ICCKS)

Original: Bit 7 to 5 Reserved

These bits are always read as 0. The write value should always be 0.

Amended: Bit 7 to 5 Reserved

These bits are always read as 1. The write value should always be 0.