## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## RENESAS TECHNICAL UPDATE

| Classification of Production | MPU&MCU                                                                  |                |                        | No                                                            | TN-SH7-486A/E                     | Rev | 1                            |  |
|------------------------------|--------------------------------------------------------------------------|----------------|------------------------|---------------------------------------------------------------|-----------------------------------|-----|------------------------------|--|
| THEME                        | An Errata in the SH7705 Classification of<br>Hardware Manual Information |                | 2. Su<br>3. Li<br>4. C | <ol> <li>Limitation of Use</li> <li>Change of Mask</li> </ol> |                                   |     |                              |  |
| PRODUCT<br>NAME              | HD6417705                                                                | Lot No.<br>ALL | Reference<br>Documents | SH7705<br>ADE-60                                              | Hardware manual Rev.1.0<br>)2-276 |     | term of validity<br>Eternity |  |

There is an errata in the SH7705 Hardware Manual (Rev.1.0) on SDRAM mode register access.

The section 7.8.10 Power-On Sequence in the manual shows that the SDRAM mode register access is <u>byte</u>-size access. However, it must be <u>word</u>-size access.

7.8.10 Power-On Sequence (page 229 of 690) Line 8~11

## Errata:

In this operation the data is ignored, the mode write is performed as a <u>byte</u>-size access. To set burst read/single write, CAS latency 2 to 3, wrap type = sequential, and burst length 1 supported by the LSI, arbitrary data is written in a <u>byte</u>-size access to the addresses shown in table 7.17.

## Correction:

In this operation the data is ignored, the mode write is performed as a <u>word</u>-size access. To set burst read/single write, CAS latency 2 to 3, wrap type = sequential, and burst length 1 supported by the LSI, arbitrary data is written in a <u>word</u>-size access to the addresses shown in table 7.17.