## **RENESAS TECHNICAL UPDATE**

1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                           |         | Document<br>No.         | TN-RX*-A042A/E                   | Rev.      | 1.00     |  |
|-----------------------|-------------------------------------------------------------------|---------|-------------------------|----------------------------------|-----------|----------|--|
| Title                 | Errata to RX210 Group User's Manual regarding ROM Characteristics |         | Information<br>Category | Technical Notification           |           |          |  |
| Applicable<br>Product | RX210 Group                                                       | Lot No. | Reference<br>Document   | RX210 Group User's I<br>Rev.1.10 | Manual: H | lardware |  |
|                       |                                                                   | All     |                         | (R01UH0037EJ0110)                |           |          |  |

This document describes corrections to Table 41.52 in 41.11 "ROM (Flash Memory for Code Storage) Characteristics" in RX210 Group User's Manual: Hardware Rev.1.10.

[Corrections]

Г

Corrected descriptions of the reprogramming/erasure cycle and data hold time in Table 41.52 "ROM (Flash Memory for Code Storage) Characteristics (1)" as follows:

| Item                                                                                                                                                                                                  | Symbol                                       | Min.                                                              |                                                                  | Тур.                                     | Max.                                     | Unit                      | Test Conditions                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------|------------------------------------------|---------------------------|-----------------------------------|
| Reprogramming/erasure cycle*1                                                                                                                                                                         | NPEC                                         | 1000                                                              | -10000                                                           | _                                        | _                                        | Times                     |                                   |
| Data hold time*2                                                                                                                                                                                      | t <sub>DRP</sub>                             | 10 <del>*3</del>                                                  | +                                                                | -                                        | _                                        | Year                      |                                   |
| FCU reset time                                                                                                                                                                                        | t <sub>FCUR</sub>                            | 20 µs or longer and FCLK × 6 or<br>greater                        |                                                                  | -                                        | -                                        | μs                        |                                   |
| erase cycle is n times (n = 1<br>performed 16 times for diffe<br>counted as one. However, p<br>prohibited).<br>Note 2. This indicates the character<br><del>Note 3. The data hold time is about</del> | rent address<br>programming<br>istic when re | ses in 2-Kbyte block<br>g the same address<br>eprogram is perform | and then the entir<br>for several times a<br>ned within the spec | e block is<br>as one era<br>ification ra | erased, the<br>sing is not<br>nge includ | e reprograr<br>enabled (o | n/erase cycle is<br>verwriting is |

