## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Jun. 02, 2009

## **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | MPU/MCU                                                 | Document<br>No.         | TN-SH7-A718A/E         | Rev.                                                        | 1.00 |  |
|-----------------------|---------------------------------------------------------|-------------------------|------------------------|-------------------------------------------------------------|------|--|
| Title                 | Errata of guideline in SH7619 Ethernet Phys             | Information<br>Category | Technical Notification |                                                             |      |  |
|                       | All series of SH7619<br>[R4S7619(0/1)(B/N/D/W)125BG(V)] | Lot No.                 | Reference<br>Document  | SH7619 Group Hardware Manual<br>Rev5.0<br>(REJ09B0237-0500) |      |  |
| Applicable<br>Product |                                                         | All lots                |                        |                                                             |      |  |

We would like to inform valued customers of the in using SH7619 Group as follows.

-Note-

There are several errata to SH7619 group hardware manual, regarding to Ethernet physical layer transceiver (PHY). Please refer following details.

| No. | Hardware<br>manual<br>rev.6.0 | Term                                                                     | Item                          | Current<br>description    | Correction                                                                                                                                                                 |
|-----|-------------------------------|--------------------------------------------------------------------------|-------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Page 663                      | Figure 22.11 Example of<br>Connection with a Pulse<br>Transformer (RJ45) | R4,R5                         | 82ohm                     | Please set the terminating resistance as 50ohm, summing up with both side of the magnetic.(even if the magnetic is in the RJ45 connector)                                  |
| 2   | Page 719                      | Table 25.7 Clock Timing                                                  | CK_PHY clock input frequency  | 25-100ppm to<br>25+100ppm | (No modification about the value. Adding following notices.) * Error margin means Frequency tolerance.(Reference value) * Recommending under 100ps of peak to peak jitter. |
| 3   | ii                            | ss ss                                                                    | CK_PHY clock input cycle time | 39.996<br>to<br>40.004ns  | (Deleted.)                                                                                                                                                                 |

- END -

