Date: Jan. 20, 2023 # **RENESAS TECHNICAL UPDATE** TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation | Product<br>Category | MPU/MCU | | Document<br>No. | TN-RL*-A0116A/E | Rev. | 1.00 | |-----------------------|----------------------------------------------------------------------------------------------------------|----------|-------------------------|---------------------------------------------------------|-----------|------| | Title | Correction for Incorrect Description Notice RI<br>Descriptions in the User's Manual: Hardware<br>Changed | | Information<br>Category | Technical Notification | | | | | | Lot No. | | | | | | Applicable<br>Product | RL78/I1B Group | All lots | Reference<br>Document | RL78/I1B User's Manu<br>Rev. 2.11<br>R01UH0407EJ0211 (N | ual: Hard | | This document describes misstatements found in the RL78/I1B User's Manual: Hardware Rev. 2.11 (R01UH0407EJ0211). ## Corrections | Applicable Item | Applicable<br>Page | Contents | |-----------------------------------------------------|-------------------------|--------------------------------| | 8.3.6 Real-time clock control register 1 (RTCC1) | Page 292 | Incorrect descriptions revised | | Figure 8-21. Procedure for Reading Real-time Clock2 | Page 306 | Incorrect descriptions revised | | Figure 8-22. Procedure for Writing Real-time Clock2 | Page 307 | Incorrect descriptions revised | | 37.3.2 Supply current characteristics | Page 972 to<br>Page 975 | Incorrect descriptions revised | ## **Document Improvement** The above corrections will be made for the next revision of the User's Manual: Hardware. Corrections in the User's Manual: Hardware | | | ( | Corrections and Applicable Items | 3 | Pages in this | | | |-----|--------------|----------------------|----------------------------------|----------------------|--------------------------|--|--| | No. | Document No. | | English | R01UH0146EJ0350 | document for corrections | | | | 1 | 8.3.4 F | Real-time clock cont | rol register 1 (RTCC1) | Page 292 | Page 3 | | | | 2 | Figure | 8-21. Procedure for | Reading Real-time Clock2 | Page 306 | Page 4 | | | | 3 | Figure | 8-22. Procedure for | Writing Real-time Clock2 | Page 307 | Page 4 | | | | 4 | 37.3.2 | Supply current chai | racteristics | Page 972 to Page 975 | Page 5 to Page 7 | | | Incorrect: Bold with underline; Correct: Gray hatched # **Revision History** RL78/I1B Correction for incorrect description notice | Document Number | Issue Date | Description | |-----------------|---------------|--------------------------------------------------| | TN-RL*-A0116A/E | Jan. 20, 2023 | First edition issued | | | | Corrections No.1 to No.4 revised (this document) | Date: Jan. 20, 2023 # 1. 8.3.4 Real-time clock control register 1 (RTCC1) (Page 292) #### Incorrect: Figure 8-7. Format of Real-time Clock Control Register 1 (RTCC1) (3/3) | RWST | Wait status flag of real-time clock 2 | |------|---------------------------------------| | 0 | Counter is operating. | | 1 | Mode to read or write counter value | This status flag indicates whether the setting of the RWAIT bit is valid. Before reading or writing the counter value, confirm that the value of this flag is 1. Even if the RWAIT bit is set to 0, the RWST bit is not set to 0 while writing to the counter. After writing is completed, the RWST bit is set to 0. | RWAIT | Wait control of real-time clock 2 | |-------|-----------------------------------------------------------------| | 0 | Sets counter operation. | | 1 | Stops SEC to YEAR counters. Mode to read or write counter value | This bit controls the operation of the counter. Be sure to write "1" to it to read or write the counter value. As the counter (16-bit) is continuing to run, complete reading or writing within one second and turn back to 0. When RWAIT = 1, it takes up to 1 clock of $f_{RTC}$ until the counter value can be read or written (RWST = 1)Notes1, 2 When the internal counter (16-bit) overflowed while RWAIT = 1, it keeps the event of overflow until RWAIT = 0, then counts up. However, when it wrote a value to second count register, it will not keep the overflow event. ## Correct: Figure 8-7. Format of Real-time Clock Control Register 1 (RTCC1) (3/3) | RWST | Wait status flag of real-time clock 2 | |------|---------------------------------------| | 0 | Counter is operating. | | 1 | Mode to read or write counter value | This status flag indicates whether the setting of the RWAIT bit is valid. Before reading or writing the counter value, confirm that the value of this flag is 1. Even if the RWAIT bit is set to 0, the RWST bit is not set to 0 while writing to the counter. After writing is completed, the RWST bit is set to 0. | | RWAIT | Wait control of real-time clock 2 | |---|-------|-----------------------------------------------------------------| | I | 0 | Sets counter operation. | | | 1 | Stops SEC to YEAR counters. Mode to read or write counter value | This bit controls the operation of the counter. Be sure to write "1" to it to read or write the counter value. As the internal counter (16-bit) is continuing to run, complete reading or writing within one second and turn back to 0. When reading or writing to the counter is required while generation of the alarm interrupt is enabled, first set the CT2 to CT0 bits to 010B (generating the constant-period interrupt once per 1 second). Then, complete the processing from setting the RWAIT bit to 1 to setting it to 0 before generation of the next constant-period interrupt. When RWAIT = 1, it takes up to one cycle of $f_{RTC}$ until the counter value can be read or written (RWST = 1). Notes 1, 2 When the internal counter (16-bit) overflowed while RWAIT = 1, it keeps the event of overflow until RWAIT = 0, then counts up. However, when it wrote a value to second count register, it will not keep the overflow event. # 2. Figure 8-21. Procedure for Reading Real-time Clock 2 (Page 306) #### Incorrect: - Note 1. When the counter is stopped (RTCE = 0), RWST is not set to 1. - 2. Be sure to confirm that RWST = 0 before setting STOP mode Caution Complete the series of process of setting the RWAIT bit to 1 to clearing the RWAIT bit to 0 within 1 second. Remark SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR may be read in any sequence. All the registers do not have to be set and only some registers may be written. # 3. Figure 8-22. Procedure for Writing Real-time Clock 2 (Page 307) #### Incorrect: - Note 1. When the counter is stopped (RTCE = 0), RWST is not set to 1. - 2. Be sure to confirm that RWST = 0 before setting STOP mode. - Cautions 1. Complete the series of operations of setting the RWAIT bit to 1 to clearing the RWAIT bit to 0 within 1 second. - 2. When changing the values of the SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR register while the counter operates (RTCE = 1), rewrite the values of the MIN register after disabling interrupt servicing INTRTC by using the interrupt mask flag register. Furthermore, clear the WAFG, RIFG and RTCIF flags after rewriting the MIN register. - **Remark** SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR may be read in any sequence. All the registers do not have to be set and only some registers may be written. Date: Jan. 20, 2023 #### Correct: - Note 1. When the counter is stopped (RTCE = 0), RWST is not set to 1. - 2. Be sure to confirm that RWST = 0 before setting STOP mode. - Caution Complete the series of process of setting the RWAIT bit to 1 to clearing the RWAIT bit to 0 within 1 second. When reading to the counter is required while generation of the alarm interrupt is enabled, first set the CT2 to CT0 bits to 010B (generating the constant-period interrupt once per 1 second). Then, complete the processing from setting the RWAIT bit to 1 to setting it to 0 before generation of the next constant-period interrupt. - **Remark** SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR may be read in any sequence. All the registers do not have to be set and only some registers may be written. #### Correct: - Note 1. When the counter is stopped (RTCE = 0), RWST is not set to 1. - 2. Be sure to confirm that RWST = 0 before setting STOP mode. - Cautions 1. Complete the series of operations of setting the RWAIT bit to 1 to clearing the RWAIT bit to 0 within 1 second. When writing to the counter is required while generation of the alarm interrupt is enabled, first set the CT2 to CT0 bits to 010B (generating the constant-period interrupt once per 1 second). Then, complete the processing from setting the RWAIT bit to 1 to setting it to 0 before generation of the next constant-period interrupt. - 2. When changing the values of the SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR register while the counter operates (RTCE = 1), rewrite the values of the MIN register after disabling interrupt servicing INTRTC by using the interrupt mask flag register. Furthermore, clear the WAFG, RIFG and RTCIF flags after rewriting the MIN register. **Remark** SEC, MIN, HOUR, WEEK, DAY, MONTH, and YEAR may be read in any sequence. All the registers do not have to be set and only some registers may be written. ## 4. 37.3.2 Supply current characteristics (Page 972 to Page 975) #### Incorrect: #### 37.3.2 Supply current characteristics $(T_A = -40 \text{ to } +85^{\circ} \text{ C}, 1.9 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ (1/4) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |---------------|--------|-----------|------------------------|--------------------------------------------|-----------|-------------------------|------|------|------|------| | Supply | IDD1 | Operating | HS (high- | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 1.5 | | mA | | currentNote 1 | | mode | speed main) | | operation | V <sub>DD</sub> = 3.0 V | | 1.5 | | mA | | | | | mode <sup>Note 5</sup> | | Normal | V <sub>DD</sub> = 5.0 V | | 4.1 | 6.6 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 4.1 | 6.6 | mA | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | fsus = 32.768 kHz <sup>Note 4</sup> , | Normal | Square wave input | | 6.1 | 13.3 | μA | | | | | | T <sub>A</sub> = +85°C | operation | Resonator connection | | 6.2 | 13.4 | μΑ | Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub> including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or Vss, EV<sub>SSD</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, ΔΣ A/D converter, LVD circuit, comparator, battery backup circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. When the VBAT pin (pin for battery backup) is selected, current flowing into VBAT, - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When setting ultra-low current consumption (AMPHS1 = 1). However, not including the current flowing into real-time clock 2, 12-bit interval timer, and watchdog timer. - Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz to 16 MHz}$ LS (low-speed main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz #### Remarks - f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fil: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation, temperature condition of the TYP, value is $T_A = 25^{\circ}C$ Date: Jan. 20, 2023 ## Correct: #### 37.3.2 Supply current characteristics $(T_A = -40 \text{ to } +85^{\circ} \text{ C}, 1.9 \text{ V} \le V_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = 0 \text{ V})$ (1/4) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |---------------|------------------|-----------|------------------------|---------------------------------------------------|-----------|-------------------------|------|------|------|------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | f <sub>IH</sub> = 24 MHz <sup>Note 3</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 1.5 | | mA | | currentNote 1 | | mode | speed main) | | operation | V <sub>DD</sub> = 3.0 V | | 1.5 | | mΑ | | | | | mode <sup>Note 5</sup> | | Normal | V <sub>DD</sub> = 5.0 V | | 4.1 | 6.6 | mΑ | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 4.1 | 6.6 | mΑ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | f <sub>SUB</sub> = 32.768 kHz <sup>Note 4</sup> , | Normal | Square wave input | | 6.1 | 13.3 | μΔ | | | | | | T <sub>A</sub> = +85°C | operation | Resonator connection | | 6.2 | 13.4 | u/ | Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or V<sub>SS</sub>, EV<sub>SS</sub>. When the VBAT pin (pin for battery backup) is selected, current flowing into VBAT. The following points apply in the HS (high-speed main), and LS (low-speed main) modes. - The currents in the "TYP." column do not include the operating currents of the peripheral modules. - The currents in the "MAX." column include the operating currents of the peripheral modules, except for those flowing into the LCD controller/driver, A/D converter, ΔΣ A/D converter, LVD circuit, comparator, battery backup circuit, I/O port, and on-chip pull-up/pull-down resistors, and those flowing while the data flash memory is being rewritten. In the subsystem clock operation, the currents in both the "TYP." and "MAX." columns do not include the operating currents of the peripheral modules. However, in HALT mode, including the current flowing into the real-time clock 2. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When setting ultra-low current consumption (AMPHS1 = 1). - Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 32 MHz $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz #### Remarks - f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. f<sub>H</sub>: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C $(T_A = -40 \text{ to } +85^{\circ} \text{ C}, 1.9 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ (2/4) | Parameter Symbol Income | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|------------------------|------------------------|----------------------------------------------|-------------------------|------|------|------|------| | Main | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | | Mode Name | Supply | nn2 | HALT | | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.50 | 1.45 | mA | | Fin = 12 MHz <sup>Note 4</sup> Voo = 5.0 V 0.40 0.91 mA | currentNote 1 | | mode | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 1.45 | mA | | First = 6 MHz*Note 4 Vop = 5.0 V 0.33 0.63 mA | | | | | f <sub>IH</sub> = 12 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.40 | 0.91 | mA | | LS (low-speed main) model-National | | | | | | V <sub>DD</sub> = 3.0 V | | 0.40 | 0.91 | mA | | LS (low-speed main) model-National | | | | | f <sub>IH</sub> = 6 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.33 | 0.63 | mA | | LS (low-speed main) mode Mode Speed main mode Mode The G MHz Mode | | | | | | V <sub>DD</sub> = 3.0 V | | 0.33 | 0.63 | mA | | LS (low-speed main) mode Mode Speed main mode Mode The G MHz Mode | | | | | f <sub>IH</sub> = 3 MHz <sup>Note 4</sup> | | | | | | | LS (low-speed main) mode Main Signate Main | | | | | | | | | | | | Speed main Mode Markan | | | | LS (low- | fiu = 6 MHzNote 4 | | | | | | | fint = 3 MHzNote 4 Vop = 3.0 V 250 534 μA Vop = 2.0 V 250 534 μA Vop = 2.0 V 250 534 μA Vop = 2.0 V 250 534 μA Vop = 2.0 V 250 534 μA Vop = 2.0 V 250 534 μA Vop = 3.0 V 250 534 μA Vop = 3.0 V 250 534 μA Resonator connection 0.31 1.08 mA Resonator connection 0.48 1.28 mA Resonator connection 0.48 1.28 mA Resonator connection 0.48 1.28 mA Resonator connection 0.48 1.28 mA Resonator connection 0.48 1.28 mA Resonator connection 0.31 1.08 mA Resonator connection 0.38 1.00 mA Resonator connection 0.38 1.00 mA Resonator connection 0.38 1.00 mA Resonator connection 0.31 0.79 mA Resonator connection 0.31 0.79 mA Resonator connection 0.31 0.79 mA Resonator connection 0.22 0.70 mA Resonator connection 0.28 0.71 | | | | speed main) | III - O WII IZ | | | | | - | | HS (high-speed main) mode Make | | | | mode <sup>Note Z</sup> | f = 2 MALI→Note 4 | | | | | · | | HS (high-speed main) modeNotes2 TA = -40°C TA = +25°C TA = +25°C TA = +50°C TA = +25°C T | | | | | IIH = 3 IVIM2**** | | | | | | | Speed main modeNoteX Flora Flo | | | | LIO (black | f OO MILL-Note 3 | · · | | | | - | | Mode Note 1 | | | | | | | | | | | | No | | | | | | | | | | | | Fix:= 16 MHz <sup>Note 3</sup> | | | | | | | | | | | | No | | | | | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> , | | | | | | | Max = 16 MHz^Note 3 | | | | | | | | | | | | No | | | | | | Resonator connection | | | | mA | | Max = 12 MHz <sup>Note 3</sup> , Von = 5.0 V Resonator connection 0.31 0.79 mA | | | | | | | | | | mA | | No | | | | | | Resonator connection | | 0.38 | 1.00 | mA | | Resonator connection 0.31 0.79 mA | | | | | | Square wave input | | 0.22 | 0.70 | mA | | Note | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.31 | 0.79 | mA | | Max = 10 MHz^Note 3 | | | | | | Square wave input | | 0.22 | 0.70 | mA | | Vob = 5.0 V Resonator connection 0.28 0.71 mA | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.31 | 0.79 | mA | | None Note | | | | | , , , , , , , , , , , , , , , , , , , , | Square wave input | | 0.21 | 0.63 | mA | | Note STOP Ta +25°C Ta +50°C Ta +70°C Ta +70°C Ta +70°C Ta Ta Ta Ta Ta Ta Ta T | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 0.71 | mA | | $ \begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | | | | | | Square wave input | | 0.21 | 0.63 | mA | | Speed main mode Notes No. East Square wave input 110 360 µA Resonator connection 160 420 µA | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 0.71 | mA | | Mode | | | | | | Square wave input | | 110 | 360 | μΑ | | f <sub>tox</sub> = 8 MHz Note 3 Square wave input 110 360 μA Resonator connection 160 420 μA μA 420 | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 160 | 420 | μΑ | | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | | | | , | Square wave input | | 110 | 360 | μΑ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 160 | 420 | μΑ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | IDD3 Note6 | | T <sub>A</sub> = -40°C | | | | 0.27 | 0.70 | μA | | T <sub>A</sub> = +70°C 0.77 4.19 μA | | | modeNates | T <sub>A</sub> = +25°C | | | | 0.33 | 0.82 | μΑ | | | | | | T <sub>A</sub> = +50°C | | | | 0.41 | 2.36 | μΑ | | T <sub>A</sub> = +85°C 2.20 8.35 μA | | | | | | | | 0.77 | 4.19 | μA | | | | | T <sub>A</sub> = +85°C | | | | | 8.35 | μA | | Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub> including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or V<sub>SS</sub>, EV<sub>SSD</sub>. The values below the MAX column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, A/D converter, LVD circuit, comparator, battery backup circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. When the VBAT pin (pin for battery backup) is selected, current flowing into VBAT. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. Date: Jan. 20, 2023 $(T_A = -40 \text{ to } +85^{\circ} \text{ C}, 1.9 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ (2/4) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------|------------------------|---------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|------| | Supply | Note 2<br>IDD2 | HALT | HS (high- | f <sub>IH</sub> = 24 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.50 | 1.45 | mA | | currentNote 1 | | mode | speed main)<br>mode <sup>Note 6</sup> | | V <sub>DD</sub> = 3.0 V | | 0.50 | 1.45 | mA | | | | | | f <sub>IH</sub> = 12 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.40 | 0.91 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.40 | 0.91 | mA | | | | | | f <sub>IH</sub> = 6 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.33 | 0.63 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.33 | 0.63 | mA | | | | | | f <sub>IH</sub> = 3 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.29 | 0.49 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.29 | 0.49 | mA | | | | LS (low- | f <sub>IH</sub> = 6 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 290 | 620 | μA | | | | | speed main)<br>mode <sup>Note 6</sup> | | V <sub>DD</sub> = 2.0 V | | 290 | 620 | μA | | | | | mode | f <sub>IH</sub> = 3 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 250 | 534 | μA | | | | | | | V <sub>DD</sub> = 2.0 V | | 250 | 534 | μA | | | | | | HS (high- | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.08 | mA | | | | | speed main)<br>mode Noise 8 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 1.28 | mA | | | | | | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.08 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 1.28 | mA | | | | | | f <sub>MX</sub> = 16 MHz <sup>Note 3</sup> ,<br>V <sub>DD</sub> = 5.0 V | Square wave input | | 0.26 | 0.86 | mA | | | | | | | Resonator connection | | 0.38 | 1.00 | mA | | | | | | V 2 0 V | Square wave input | | 0.26 | 0.86 | mA | | | | | | | Resonator connection | | 0.38 | 1.00 | mA | | | | | | f <sub>MX</sub> = 12 MHz <sup>Note 3</sup> , | Square wave input | | 0.22 | 0.70 | mA | | | | | | $\begin{split} V_{DD} &= 5.0 \text{ V} \\ \\ f_{MX} &= 12 \text{ MHz}^{\text{Note 3}}, \\ V_{DD} &= 3.0 \text{ V} \\ \\ f_{MX} &= 10 \text{ MHz}^{\text{Note 3}}, \\ V_{DD} &= 5.0 \text{ V} \end{split}$ | Resonator connection | | 0.31 | 0.79 | mA | | | | | | | Square wave input | | 0.22 | 0.70 | mA | | | | | | | Resonator connection | | 0.31 | 0.79 | mA | | | | | | | Square wave input | | 0.21 | 0.63 | mA | | | | | | | Resonator connection | | 0.28 | 0.71 | mA | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.21 | 0.63 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 0.71 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 110 | 360 | μA | | | | | speed main)<br>mode <sup>Note 6</sup> | V <sub>DD</sub> = 3.0 V | Resonator connection | | 160 | 420 | μA | | | | | | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 110 | 360 | μA | | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 160 | 420 | μA | | | | | | | | | 1 | | | | | | | | | | | | | | | | Іррз | STOP<br>mode <sup>Note 7</sup> | T <sub>A</sub> = -40°C | | | | 0.27 | 0.70 | μA | | | | mode | T <sub>A</sub> = +25°C | | | | 0.33 | 0.82 | μA | | | | | T <sub>A</sub> = +50°C | | | | 0.41 | 2.36 | μA | | | | | T <sub>A</sub> = +70°C | | | | 0.77 | 4.19 | μA | | | T <sub>A</sub> = +85°C | | | | 2.20 | 8.35 | μA | | | Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or V<sub>SS</sub>, EV<sub>SS</sub>. When the VBAT pin (pin for battery backup) is selected, current flowing into VBAT. The following points apply in the HS (high-speed main), and LS (low-speed main) modes. • The currents in the "TYP." column do not include the operating currents of the peripheral modules. - 4. When high-speed system clock and subsystem clock are stopped. - 5. When operating real-time clock 2 (RTC2) and setting ultra-low current consumption (AMPHS1 = 1). When highspeed on-chip oscillator and high-speed system clock are stopped. <u>However\_not including</u> the current flowing into the 12-bit interval timer and watchdog timer. - When high-speed on-chip oscillator, high-speed system clock, and subsystem clock are stopped. However, not including the current flowing into real-time clock 2 (RTC2), 12-bit interval timer, and watchdog timer. - Relationship between operation voltage width, operation frequency of CPU and operation mode is as helow HS (high-speed main) mode: 2.7 V ≤ V<sub>∞</sub> ≤ 5.5 V@1 MHz to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz to 16 MHz}$ LS (low-speed main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. #### Remarks - f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. f<sub>IH</sub>: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C Date: Jan. 20, 2023 The currents in the "MAX." column include the operating currents of the peripheral modules, except for those flowing into the LCD controller/driver, the A/D converter, ΔΣ A/D converter, LVD circuit, comparator, battery backup circuit, I/O port, and on-chip pull-up/pull-down resistors, and those flowing while the data flash memory is being rewritten. In the subsystem clock operation, the currents in both the "TYP." and "MAX." columns do not include the operating currents of the peripheral modules. However, in HALT mode, including the current flowing into the RTC. In the STOP mode, the currents in both the "TYP." and "MAX." columns do not include the operating currents of the peripheral modules. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - When operating real-time clock 2 (RTC2) and setting ultra-low current consumption (AMPHS1 = 1). When highspeed on-chip oscillator and high-speed system clock are stopped. - Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V ≤ V<sub>∞</sub> ≤ 5.5 V@1 MHz to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz to 16 MHz}$ LS (low-speed main) mode: 1.9 V ≤ V<sub>DD</sub> ≤ 5.5 V@1 MHz to 8 MHz Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. #### Remarks - f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fil: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C