# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Mar.11.2009

# RENESAS TECHNICAL UPDATE

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category | MPU&MCU                                               | Document<br>No.         | TN-H8*-A408A/E         | Rev.                                   | 1.00   |  |  |
|---------------------|-------------------------------------------------------|-------------------------|------------------------|----------------------------------------|--------|--|--|
| Title               | Correction of errors in the H8SX/1663 Group Manual(2) | Information<br>Category | Technical Notification |                                        |        |  |  |
| Applicable Product  |                                                       | Lot No.                 |                        |                                        |        |  |  |
|                     | H8SX/1663 Group                                       | All lots                | Reference<br>Document  | H8SX/1663 Group F<br>(REJ09B0294-0100) | Manual |  |  |

We would like to inform you of the correction of errors in the above hardware manual. Please refer to the following for details.

#### <Corrections>

Section 5 Interrupt Controller

Deletion of DTCERF, DTCERG, and DTCERH (1) Page 123, 5.6.5 DTC and DMAC Activation by Interrupt

#### [Before Change]

#### (1) Selection of Interrupt Sources

The activation source for each DMAC channel is selected by DMRSR. The selected activation source is input to the DMAC through the select circuit. When transfer by an on-chip module interrupt is enabled (DTF1 = 1, DTF0 = 0, and DTE = 1 in DMDR) and the DTA bit in DMDR is set to 1, the interrupt source selected for the DMAC activation source is controlled by the DMAC and cannot be used as a DTC activation source or CPU interrupt source.

Interrupt sources that are not controlled by the DMAC are set for DTC activation sources or CPU interrupt sources by the DTCE bit in DTCERA to DTCERH of the DTC.

- Description omitted (no changes) -

### [After Change]

## (1) Selection of Interrupt Sources

The activation source for each DMAC channel is selected by DMRSR. The selected activation source is input to the DMAC through the select circuit. When transfer by an on-chip module interrupt is enabled (DTF1 = 1, DTF0 = 0, and DTE = 1 in DMDR) and the DTA bit in DMDR is set to 1, the interrupt source selected for the DMAC activation source is controlled by the DMAC and cannot be used as a DTC activation source or CPU interrupt source.

Interrupt sources that are not controlled by the DMAC are set for DTC activation sources or CPU interrupt sources by the DTCE bit in DTCERA to **DTCERE** of the DTC.

- Description omitted (no changes) -



- (2) Page 124, 5.6.5 DTC and DMAC Activation by Interrupt [Before Change]
- (3) Operation Order
  - Description omitted (no changes) -

Table 5.6 lists the selection of interrupt sources and interrupt source clear control by setting the DTA bit in DMDR of the DMAC, the DTCE bit in DTCERA to DTCERH of the DTC, and the DISEL bit in MRB of the DTC.

#### [After Change]

- (3) Operation Order
- Description omitted (no changes) -

Table 5.6 lists the selection of interrupt sources and interrupt source clear control by setting the DTA bit in DMDR of the DMAC, the DTCE bit in DTCERA to **DTCERE** of the DTC, and the DISEL bit in MRB of the DTC.

## Section 8 Data Transfer Controller (DTC)

Deletion of DTCERG and DTCERH in DTCER

(1) Page 396, DTCER description in figure 8.1, Block Diagram of DTC

#### [Before Change]



## [After Change]



(2) Page 397, section 8.2 Register Descriptions

Deletion of DTCERG and DTCERH in DTCER

#### [Before Change]

DTC enable registers A to E, G, and H (DTCERA to DTCERE, DTCERG, and DTCERH)

## [After Change]

DTC enable registers A to E (DTCERA to DTCERE)

(3) Page 402, section 8.2.7, DTC Enable Registers A to E (DTCERA to DTCERE)

Deletion of DTCERG and DTCERH in DTCER

## [Before Change]

8.2.7, DTC enable registers A to E, G, and H (DTCERA to DTCERE, DTCERG, and DTCERH)

DTCER which is comprised of eight registers, DTCERA to DTCERE, DTCERG, and DTCERH,

is a register that specifies DTC activation interrupt sources. (further description omitted)

## [After Change]

8.2.7, DTC Enable Registers A to E (DTCERA to DTCERE)

DTCER which is comprised of five registers, DTCERA to DTCERE,

is a register that specifies DTC activation interrupt sources.(further description omitted)

## Section 9 I/O Ports

(1) Pages 479 to 480, description of PA1 and PB6 in table 9.5, Available Output Signals and Settings in Each Port

#### [Before Change]

| Port |   | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings                                |
|------|---|----------------------------------------|--------------------------|---------------------------------------|-----------------------------------------------------------|
| PA   | 1 | BACK_OE                                | BACK                     |                                       | SYSCR.EXPE = 1, BCR1.BRLE = 1                             |
|      |   | (RD/WR)_OE                             | RD/WR                    |                                       | SYSCR.EXPE = 1, PFCR2.REWRE = 1, or<br>SRAMCR.BCSELn = 1  |
| РВ   | 6 | (RD/WR)-B_OE                           | RD/WR                    | PFCR2.RDWRS = 1                       | SYSCR.EXPE = 1, PFCR2.REWRE = 1, or<br>ASRAMCR.BCSELn = 1 |
|      |   | CS6D_OE                                | CS6                      | PFCR1.CS6S[A,B] = 11                  | SYSCR.EXPE = 1, PFCR0.CS6E = 1                            |

## [After Change]

| Port |   | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings                                       |
|------|---|----------------------------------------|--------------------------|---------------------------------------|------------------------------------------------------------------|
| PA   | 1 | BACK_OE                                | BACK                     |                                       | SYSCR.EXPE = 1, BCR1.BRLE = 1                                    |
|      |   | (RD/WR)-A_OE                           | RD/WR                    | PFCR2.RDWRS = 0                       | SYSCR.EXPE = 1, PFCR2. <b>RDWRE</b> = 1, or<br>SRAMCR.BCSELn = 1 |
| PB   | 6 | (RD/WR)-B_OE                           | RD/WR                    | PFCR2.RDWRS = 1                       | SYSCR.EXPE = 1, PFCR2.RDWRE = 1, or<br>SRAMCR.BCSELn = 1         |
|      |   | CS6D_OE                                | CS6                      | PFCR1.CS6S[A,B] = 11                  | SYSCR.EXPE = 1, PFCR0.CS6E = 1                                   |



## Section 12 8-Bit Timers (TMR)

(1) Page 630, section 12.7.2, A/D Converter Activation

## [Before Change]

The A/D converter can be activated only by TMR\_0 compare match A. \*

If the ADTE bit in TCSR\_0 is set to 1 when the CMFA flag in TCSR\_0 is set to 1 by the occurrence of TMR\_0 compare match A, a request to start A/D conversion is sent to the A/D converter. If the 8-bit timer conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started.

Note: \* Available only in unit 0 and unit 1.

#### [After Change]

The A/D converter can be activated only by TMR\_0 or TMR\_2 compare match A. \*

If the ADTE bit in TCSR\_0 is set to 1 when the CMFA flag in TCSR\_0 is set to 1 by the occurrence of compare match A, a request to start A/D conversion is sent to the A/D converter. If the 8-bit timer conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started.

Note: \* Available only in unit 0 and unit 1.

#### Section 24 List of Registes

(1) Page 1003, section 24.1 Register Addresses (Address Order)

Deletion of DTCERG and DTCERH in DTCER

[Before Change]

|                       |                            | Numbe       | r             |        | Data  | Access<br>Cycles |
|-----------------------|----------------------------|-------------|---------------|--------|-------|------------------|
| Register Name         | Abbreviation               | of Bits     | Address       | Module | Width | (Read/Write)     |
|                       | – Descript                 | ion omitted | d (no changes | s) –   |       |                  |
| DTC enable register E | DTCERE                     | 16          | H'FFF28       | INTC   | 16    | 2Ιφ/3Ιφ          |
| DTC enable register G | DTCERG                     | 16          | H'FFF2C       | INTC   | 16    | 2Ιφ/3Ιφ          |
| DTC enable register H | DTCERH                     | 16          | H'FFF2E       | INTC   | 16    | 2Ιφ/3Ιφ          |
| DTC control register  | DTCCR                      | 8           | H'FFF30       | INTC   | 16    | 2Ιφ/3Ιφ          |
|                       | <ul><li>Descript</li></ul> | ion omitted | d (no changes | s) –   |       |                  |

## [After Change]

|                       |                            | Data        | Access<br>Cycles |        |       |              |
|-----------------------|----------------------------|-------------|------------------|--------|-------|--------------|
| Register Name         | Abbreviation               | of Bits     | Address          | Module | Width | (Read/Write) |
|                       | – Descript                 | ion omitted | l (no changes    | s) –   |       |              |
| DTC enable register E | DTCERE                     | 16          | H'FFF28          | INTC   | 16    | 2Ιφ/3Ιφ      |
| DTC control register  | DTCCR                      | 8           | H'FFF30          | INTC   | 16    | 2Ιφ/3Ιφ      |
|                       | <ul><li>Descript</li></ul> | ion omitted | l (no changes    | 5) –   |       |              |



A - - - -

# (2) Page 1019, section 24.2, Register Bits

Deletion of DTCERG and DTCERH in INTC

# [Before Change]

| Register<br>Abbreviation             | Bit<br>31/23/15/7                                    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module |  |
|--------------------------------------|------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------|--|
| - Description omitted (no changes) - |                                                      |                   |                   |                   |                   |                   |                  |                  |        |  |
| DTCERA to<br>DTCERD                  | - Describitori diffitted (110 Grafides) -            |                   |                   |                   |                   |                   |                  |                  |        |  |
| DTCERE                               | _                                                    | _                 | DTCEE13           | DTCEE12           | _                 | _                 | _                | _                | _      |  |
|                                      | _                                                    | _                 | _                 | _                 | _                 | _                 | _                | _                | _      |  |
| DTCERG                               | -                                                    | -                 | -                 | -                 | DTCEG11           | DTCEG10           | -                | -                | _      |  |
|                                      | DTCEG7                                               | DTCEG6            | _                 | _                 | _                 | _                 | _                | _                | _      |  |
| DTCERH                               | DTCEH15                                              | DTCEH14           | -                 | -                 | -                 | -                 | -                | _                | _      |  |
|                                      | _                                                    | -                 | -                 | -                 | -                 | -                 | -                | -                | _      |  |
| DTCCR                                | =                                                    | =                 | =                 | RRS               | RCHNE             | =                 | =                | ERR              | _      |  |
| INTCR to ISR                         |                                                      |                   | – De              | scription omit    | ed (no chang      | es) –             |                  |                  |        |  |
|                                      | <ul><li>Description omitted (no changes) –</li></ul> |                   |                   |                   |                   |                   |                  |                  |        |  |

# [After Change]

| Register<br>Abbreviation                              | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module            |  |
|-------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|-------------------|--|
|                                                       |                   |                   | – De              | scription omit    | ted (no chang     | es) –             |                  |                  | TPU_5             |  |
| DTCERA to — Description omitted (no changes) — DTCERD |                   |                   |                   |                   |                   |                   |                  |                  |                   |  |
| DTCERE                                                | _                 | -                 | DTCEE13           | DTCEE12           | -                 | -                 | -                | -                | <u>-</u>          |  |
|                                                       | _                 | -                 | _                 | _                 | -                 | _                 | _                | -                |                   |  |
| DTCCR                                                 | _                 | _                 | _                 | RRS               | RCHNE             | _                 | -                | ERR              | <del>-</del><br>- |  |
| INTCR to ISR – Description omitted (no changes) –     |                   |                   |                   |                   |                   |                   |                  |                  |                   |  |
|                                                       | •                 |                   | – De:             | scription omit    | ted (no chang     | es) –             |                  |                  | I/O port          |  |



(3) Page 1034, section 24.3, Register States in Each Operating Mode

Deletion of DTCERG and DTCERH in INTC

[Before Change]

| Register<br>Abbreviation | Reset                                          | Module<br>State | e Stop<br>Sleep                   | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module   |  |  |  |
|--------------------------|------------------------------------------------|-----------------|-----------------------------------|---------------------------|---------------------|---------------------|----------|--|--|--|
|                          |                                                |                 | <ul> <li>Description o</li> </ul> | mitted (no chan           | ges) –              |                     | TPU_5    |  |  |  |
| DTCERA to<br>DTCERD      |                                                |                 | <ul><li>Description o</li></ul>   | mitted (no chan           | ges) –              |                     | INTC     |  |  |  |
| DTCERE                   | Initialized                                    | =               | =                                 | =                         | =                   | Initialized         | _        |  |  |  |
| DTCERG                   | Initialized                                    | -               | -                                 | _                         | _                   | Initialized         |          |  |  |  |
| DTCERH                   | Initialized                                    | -               | -                                 | _                         | _                   | Initialized         |          |  |  |  |
| DTCCR                    | Initialized                                    | _               | -                                 | -                         | _                   | Initialized         |          |  |  |  |
| INTCR to ISR             | CR to ISR — Description omitted (no changes) — |                 |                                   |                           |                     |                     |          |  |  |  |
|                          | •                                              |                 | <ul> <li>Description o</li> </ul> | mitted (no chan           | ges) –              |                     | I/O port |  |  |  |

# [After Change]

| Register<br>Abbreviation | Reset                                                | Module<br>State | Stop<br>Sleep   | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module   |  |  |
|--------------------------|------------------------------------------------------|-----------------|-----------------|---------------------------|---------------------|---------------------|----------|--|--|
|                          |                                                      | =               | Description o   | mitted (no chan           | ges) –              |                     | TPU_5    |  |  |
| DTCERA to<br>DTCERD      | _ · · · - · · · · · · · · · · · · · · ·              |                 |                 |                           |                     |                     |          |  |  |
| DTCERE                   | Initialized                                          | =               | =               | =                         | =                   | Initialized         |          |  |  |
| DTCCR                    | Initialized                                          | =               | =               | =                         | =                   | Initialized         |          |  |  |
| INTCR to ISR             | <ul><li>Description omitted (no changes) –</li></ul> |                 |                 |                           |                     |                     |          |  |  |
|                          |                                                      | =               | - Description o | mitted (no chan           | ges) –              |                     | I/O port |  |  |

