# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan

Renesas Electronics Corporation

| Product<br>Category | MPU/MCU                                                             |          | Document<br>No.         | TN-SY*-A0076A/E                                | Rev.     | 1.00 |  |  |
|---------------------|---------------------------------------------------------------------|----------|-------------------------|------------------------------------------------|----------|------|--|--|
| Title               | Correction for "CoreSight ROM table"<br>in S1JA group User's Manual |          | Information<br>Category | Technical Notification                         |          |      |  |  |
| Applicable          | e Synergy S1 Series Lot No. Reference                               |          | Reference               | -Renesas S1JA Group User's Manual:<br>Hardware |          |      |  |  |
| Product             | S1JA Group                                                          | All lots | Document                | R01UM0008EU0140                                | Rev.1.40 |      |  |  |
| CoreSight I         | CoreSight ROM table errata in the chapter of "CPU" are corrected.   |          |                         |                                                |          |      |  |  |
| The details         | are shown from the next page.                                       |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |
|                     |                                                                     |          |                         |                                                |          |      |  |  |



## RENESAS TECHNICAL UPDATE TN-SY\*-A0076A/E

## Group: S1JA

2. CPU

## Before

(1) 2.6.4.1 ROM entries sentence and title of Table 2.7 "CoreSight ROM Table"

#### 2.6.4.1 ROM entries

Table 2.7 shows the ROM entries in the CoreSight ROM Table. The OCD emulator can use the ROM entries to determine which components are implemented in a system. See reference 4. for details.

#### Table 2.7 CoreSight ROM Table

| # | Address    | Access size | R/W | Value      | Target module pointer |
|---|------------|-------------|-----|------------|-----------------------|
| 0 | 4001 A000h | 32 bits     | R   | 9FFF 4003h | SCS                   |
| 1 | 4001 A004h | 32 bits     | R   | 9FFE 7003h | DWT                   |
| 2 | 4001 A008h | 32 bits     | R   | 9FFE 8003h | FPB                   |
| 3 | 4001 A00Ch | 32 bits     | R   | FFFF F003h | MTB                   |
| 4 | 4001 A010h | 32 bits     | R   | 0000 0000h | End of entries        |

## (2) Registers name and Address of table 2.8

#### Table 2.8 CoreSight component registers in the CoreSight ROM Table

| Name    | Address    | Access size | R/W | Initial value |
|---------|------------|-------------|-----|---------------|
| DEVTYPE | E00F FFCCh | 32 bits     | R   | 0000 0001h    |
| PID4    | E00F FFD0h | 32 bits     | R   | 0000 0004h    |
| PID5    | E00F FFD4h | 32 bits     | R   | 0000 0000h    |
| PID6    | E00F FFD8h | 32 bits     | R   | 0000 0000h    |
| PID7    | E00F FFDCh | 32 bits     | R   | 0000 0000h    |
| PID0    | E00F FFE0h | 32 bits     | R   | 0000 001Bh    |
| PID1    | E00F FFE4h | 32 bits     | R   | 0000 0030h    |
| PID2    | E00F FFE8h | 32 bits     | R   | 0000 000Ah    |
| PID3    | E00F FFECh | 32 bits     | R   | 0000 0000h    |
| CID0    | E00F FFF0h | 32 bits     | R   | 0000 000Dh    |
| CID1    | E00F FFF4h | 32 bits     | R   | 0000 0010h    |
| CID2    | E00F FFF8h | 32 bits     | R   | 0000 0005h    |
| CID3    | E00F FFFCh | 32 bits     | R   | 0000 00B1h    |

## <u>After</u>

(1) Deleted "in the CoreSight ROM Table" in the 2.6.4.1 ROM entries sentence

and correct title of Table 2.7 to "ROM entries"

## 2.6.4.1 ROM entries

Table 2.7 shows the ROM entries. The OCD emulator can use the ROM entries to determine which components are implemented in a system. See reference 4. for details.

#### Table 2.7 ROM entries

| # | Address    | Access size | R/W | Value      | Target module pointer |
|---|------------|-------------|-----|------------|-----------------------|
| 0 | 4001 A000h | 32 bits     | R   | 9FFF 4003h | SCS                   |
| 1 | 4001 A004h | 32 bits     | R   | 9FFE 7003h | DWT                   |
| 2 | 4001 A008h | 32 bits     | R   | 9FFE 8003h | FPB                   |
| 3 | 4001 A00Ch | 32 bits     | R   | FFFF F003h | МТВ                   |
| 4 | 4001 A010h | 32 bits     | R   | 0000 0000h | End of entries        |

## (2) Correct registers name and address of table 2.8 as below

#### Table 2.8 CoreSight component registers in the CoreSight ROM Table

| Name    | Address     | Access size | R/W | Initial value |
|---------|-------------|-------------|-----|---------------|
| MEMTYPE | 0x4001_AFCC | 32 bits     | R   | 0000 0001h    |
| PIDR4   | 0x4001_AFD0 | 32 bits     | R   | 0000 0004h    |
| PIDR5   | 0x4001_AFD4 | 32 bits     | R   | 0000 0000h    |
| PIDR6   | 0x4001_AFD8 | 32 bits     | R   | 0000 0000h    |
| PIDR7   | 0x4001_AFDC | 32 bits     | R   | 0000 0000h    |
| PIDR0   | 0x4001_AFE0 | 32 bits     | R   | 0000 001Bh    |
| PIDR1   | 0x4001_AFE4 | 32 bits     | R   | 0000 0030h    |
| PIDR2   | 0x4001_AFE8 | 32 bits     | R   | 0000 000Ah    |
| PIDR3   | 0x4001_AFEC | 32 bits     | R   | 0000 0000h    |
| CIDR0   | 0x4001_AFF0 | 32 bits     | R   | 0000 000Dh    |
| CIDR1   | 0x4001_AFF4 | 32 bits     | R   | 0000 0010h    |
| CIDR2   | 0x4001_AFF8 | 32 bits     | R   | 0000 0005h    |
| CIDR3   | 0x4001_AFFC | 32 bits     | R   | 0000 00B1h    |

# (3) Registers name of table 2.10

#### Table 2.10 DBGREG CoreSight component registers

| Name | Address    | Access size | R/W | Initial value |
|------|------------|-------------|-----|---------------|
| PID4 | 4001 BFD0h | 32 bits     | R   | 0000 0004h    |
| PID5 | 4001 BFD4h | 32 bits     | R   | 0000 0000h    |
| PID6 | 4001 BFD8h | 32 bits     | R   | 0000 0000h    |
| PID7 | 4001 BFDCh | 32 bits     | R   | 0000 0000h    |
| PID0 | 4001 BFE0h | 32 bits     | R   | 0000 0005h    |
| PID1 | 4001 BFE4h | 32 bits     | R   | 0000 0030h    |
| PID2 | 4001 BFE8h | 32 bits     | R   | 0000 001Ah    |
| PID3 | 4001 BFECh | 32 bits     | R   | 0000 0000h    |
| CID0 | 4001 BFF0h | 32 bits     | R   | 0000 000Dh    |
| CID1 | 4001 BFF4h | 32 bits     | R   | 0000 00F0h    |
| CID2 | 4001 BFF8h | 32 bits     | R   | 0000 0005h    |
| CID3 | 4001 BFFCh | 32 bits     | R   | 0000 00B1h    |

# (4) Registers name of table 2.12

#### Table 2.12 OCDREG CoreSight component registers

| Name | Address    | Access size | R/W | Initial value |
|------|------------|-------------|-----|---------------|
| PID4 | 8000 0FD0h | 32 bits     | R   | 0000 0004h    |
| PID5 | 8000 0FD4h | 32 bits     | R   | 0000 0000h    |
| PID6 | 8000 0FD8h | 32 bits     | R   | 0000 0000h    |
| PID7 | 8000 0FDCh | 32 bits     | R   | 0000 0000h    |
| PID0 | 8000 0FE0h | 32 bits     | R   | 0000 0004h    |
| PID1 | 8000 0FE4h | 32 bits     | R   | 0000 0030h    |
| PID2 | 8000 0FE8h | 32 bits     | R   | 0000 000Ah    |
| PID3 | 8000 0FECh | 32 bits     | R   | 0000 0000h    |
| CID0 | 8000 0FF0h | 32 bits     | R   | 0000 000Dh    |
| CID1 | 8000 0FF4h | 32 bits     | R   | 0000 00F0h    |
| CID2 | 8000 0FF8h | 32 bits     | R   | 0000 0005h    |
| CID3 | 8000 0FFCh | 32 bits     | R   | 0000 00B1h    |

## Date: Sep. 5, 2023

#### (3) Correct registers name of table 2.10 as below Table 2.10 DBGREG CoreSight component registers

| Name  | Address    | Access size | R/W | Initial value |
|-------|------------|-------------|-----|---------------|
| PIDR4 | 4001 BFD0h | 32 bits     | R   | 0000 0004h    |
| PIDR5 | 4001 BFD4h | 32 bits     | R   | 0000 0000h    |
| PIDR6 | 4001 BFD8h | 32 bits     | R   | 0000 0000h    |
| PIDR7 | 4001 BFDCh | 32 bits     | R   | 0000 0000h    |
| PIDR0 | 4001 BFE0h | 32 bits     | R   | 0000 0005h    |
| PIDR1 | 4001 BFE4h | 32 bits     | R   | 0000 0030h    |
| PIDR2 | 4001 BFE8h | 32 bits     | R   | 0000 001Ah    |
| PIDR3 | 4001 BFECh | 32 bits     | R   | 0000 0000h    |
| CIDR0 | 4001 BFF0h | 32 bits     | R   | 0000 000Dh    |
| CIDR1 | 4001 BFF4h | 32 bits     | R   | 0000 00F0h    |
| CIDR2 | 4001 BFF8h | 32 bits     | R   | 0000 0005h    |
| CIDR3 | 4001 BFFCh | 32 bits     | R   | 0000 00B1h    |

# (4) Correct registers name of table 2.12 as below

#### Table 2.12 OCDREG CoreSight component registers

| Name  | Address    | Access size | R/W | Initial value |
|-------|------------|-------------|-----|---------------|
| PIDR4 | 8000 0FD0h | 32 bits     | R   | 0000 0004h    |
| PIDR5 | 8000 0FD4h | 32 bits     | R   | 0000 0000h    |
| PIDR6 | 8000 0FD8h | 32 bits     | R   | 0000 0000h    |
| PIDR7 | 8000 0FDCh | 32 bits     | R   | 0000 0000h    |
| PIDR0 | 8000 0FE0h | 32 bits     | R   | 0000 0004h    |
| PIDR1 | 8000 0FE4h | 32 bits     | R   | 0000 0030h    |
| PIDR2 | 8000 0FE8h | 32 bits     | R   | 0000 000Ah    |
| PIDR3 | 8000 0FECh | 32 bits     | R   | 0000 0000h    |
| CIDR0 | 8000 0FF0h | 32 bits     | R   | 0000 000Dh    |
| CIDR1 | 8000 0FF4h | 32 bits     | R   | 0000 00F0h    |
| CIDR2 | 8000 0FF8h | 32 bits     | R   | 0000 0005h    |
| CIDR3 | 8000 0FFCh | 32 bits     | R   | 0000 00B1h    |