## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## HITACHI MICROCOMPUTER TECHNICAL UPDATE

| DATE                   | 12 April 2000                                                 | No.               | o. TN-SH7-224A/E |               |          |  |
|------------------------|---------------------------------------------------------------|-------------------|------------------|---------------|----------|--|
| THEME                  | BSC WCR1 usage notice                                         |                   |                  |               |          |  |
| CLASSIFICATION         | <ul><li>Spec change</li><li>Supplement of Documents</li></ul> | Limitation on Use |                  |               |          |  |
| PRODUCTNAME            | HD6417750, HD6417750S                                         |                   |                  | Lot No.etc.   | All      |  |
| REFERENCE<br>DOCUMENTS | SU7750 Hardwara Manual                                        | Re                | ev.              | EffectiveDate | Eternity |  |
|                        | SIT/ 50 Hardware Manual                                       |                   | 3                | From          |          |  |

## 1. Contents

If the related control bits of WCR1 are cleared to 0, no cycle is inserted between write access and MPX address output cycle of the following access (both read and write) to a different area.

## Table1. Idle Insertion between Accesses

| Following Cycle              | Same Area |     |     | Different Area |     | Same Area | Different Area |     |                |                |
|------------------------------|-----------|-----|-----|----------------|-----|-----------|----------------|-----|----------------|----------------|
|                              | Re        | ead | Wı  | rite           | Re  | ead       | Write          |     | MPX            | MPX            |
| Preceding Cycle              | CPU       | DMA | CPU | DMA            | CPU | DMA       | CPU            | DMA | Address Output | Address Output |
| Read                         |           |     | М   | Μ              | М   | Μ         | М              | М   | M(1)           | M(1)           |
| Write                        |           |     |     |                | М   | М         | М              | М   | Note 2         | М              |
| DMA Read<br>(memory→device)  |           |     | М   | М              | М   | М         | М              | М   |                | M(1)           |
| DMA Write<br>(device→memory) | D         | D   | D   | D*             | D   | D         | D              | D   |                | D(1)           |

M, D : WCR1 wait insertion

(M(1): One cycle inserted in MPX access even if WCR1 is cleared to 0)

M : Idle cycles are inserted by setting AnIW2-AnIW0 (area0 to area6)

D : Idle cycles are inserted by setting DMAIW2-DMAIW0

\* : No insertion in consecutive accesses to the same device

In this table, "DMA" means DMA single address transfer. DMA dual address transfer case is same as "CPU".

Notes: 1. When synchronous DRAM is used in RAS down mode, set bits DMAIW2-DMAIW0 to 000 and bits A3IW2-A3IW0 to 000.

Notes: 2. The condition that idle cycles are inserted between write access and MPX address output of

the following access (both read and write) to the same area is as follows. (a)Synchronous DRAM is used in RAS down mode,

(b)Internal DMAC accesses synchronous DRAM.

Idle cycles are inserted except in the above condition ((a) and (b)). If under the above condition, Idle cycles are occasionally inserted depending on the synchronous DRAM pipeline access internal status. If the related control bits of WCR1 are cleared to 0, no idle cycle is inserted between accesses. WCR1 is initialized to maximum cycles (15) by power-on-reset, so WCR1 should be set

to an appropriate value.