## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Nov.09.2005

## **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan RenesasTechn ology Corp.

| Product<br>Category   | MPU&MCU                                         | Document<br>No.         | TN-H8*-A314A/E         | Rev.                                                                                        | 1.00 |  |
|-----------------------|-------------------------------------------------|-------------------------|------------------------|---------------------------------------------------------------------------------------------|------|--|
| Title                 | About notes in WDT of H8/38086R Group and Group | Information<br>Category | Technical Notification |                                                                                             |      |  |
|                       | H8/38076R Group<br>H8/38086R Group              | Lot No.                 |                        | H8/38076R Group hardware manual                                                             |      |  |
| Applicable<br>Product |                                                 | All                     | Reference<br>Document  | (REJ09B0093-0300 Rev.3.00)<br>H8/38086R Group hardware manual<br>(REJ09B0182-0200 Rev.2.00) |      |  |

An addition and correction of watch dog timer in standby/watchmode on H8/38086R group and H8/38076R group.

Please refer to following for details

[ Before change ]

H8/38076R Group hardware manual (Page298 of 620)

H8/38086R Group hardware manual (Page300 of 644)

## 14.2.1 Timer Control/Status Register WD1 (TCSRWD1)

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                               |
|-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------|
| 2   | WDON     | 0                | R/W | Watchdog Timer On                                                                                         |
|     |          |                  |     | TCWD starts counting up when the WDON bit is set to 1 and halts when the WDON bit is cleared to 0.        |
|     |          |                  |     | [Setting condition]                                                                                       |
|     |          |                  |     | When 1 is written to the WDON bit and 0 to the B2WI bit while the TCSRWE bit is 1                         |
|     |          |                  |     | [Clearing conditions]                                                                                     |
|     |          |                  |     | Reset by RES pin                                                                                          |
|     |          |                  |     | <ul> <li>When 0 is written to the WDON bit and 0 to the<br/>B2WI bit while the TCSRWE bit is 1</li> </ul> |

H8/38076R Group hardware manual (Page502 of 620, Page521 of 620)

H8/38086R Group hardware manual (Page518 of 644,Page541 of 644)

| Mode                                                                                               | RES<br>Pin | Internal State                | Other<br>Pins | LCD Power<br>Supply | Oscillator Pins                                                                      |  |  |
|----------------------------------------------------------------------------------------------------|------------|-------------------------------|---------------|---------------------|--------------------------------------------------------------------------------------|--|--|
| Watch mode Vcc Only on-chip timers operate stops On-chip WDT oscillate Only time base operates, Cl |            |                               | Vcc           | Halted              | System clock oscillator: crystal resonator<br>Subclock oscillator: crystal resonator |  |  |
| On-chip WDT oscillator is off                                                                      |            |                               |               |                     |                                                                                      |  |  |
| Standby mode                                                                                       | Vcc        | CPU and timers both stop      | $V_{CC}$      | Halted              | System clock oscillator:crystal resonator                                            |  |  |
|                                                                                                    |            | On-chip WDT oscillator is off |               |                     | Subclock oscillator: Pin X1 = GND (32KSTOP=0)                                        |  |  |

[ After change ]

14.2.1 Timer Control/Status Register WD1 (TCSRWD1)

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                               |  |
|-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------|--|
| 2   | WDON     | 0                | R/W | Watchdog Timer On *1                                                                                      |  |
|     |          |                  |     | TCWD starts counting up when the WDON bit is set to 1 and halts when the WDON bit is cleared to 0.        |  |
|     |          |                  |     | [Setting condition]                                                                                       |  |
|     |          |                  |     | When 1 is written to the WDON bit and 0 to the B2WI bit while the TCSRWE bit is 1                         |  |
|     |          |                  |     | [Clearing conditions]                                                                                     |  |
|     |          |                  |     | Reset by RES pin                                                                                          |  |
|     |          |                  |     | <ul> <li>When 0 is written to the WDON bit and 0 to the<br/>B2WI bit while the TCSRWE bit is 1</li> </ul> |  |

## Note: Clear WDON bit to 0 if the internal clock is selected(CKS3 bit is 1), a transition to watch mode or standby mode is made.

H8/38076R Group hardware m anual (Page502 of 620, Page521 of 620)

H8/38086R Group hardware manual (Page518 of 644,Page541 of 644)

| Mode         | RES<br>Pin | Internal State                                                                                                                                        | Other<br>Pins | LCD Power<br>Supply                         | Oscillator Pins                                                                      |
|--------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------|--------------------------------------------------------------------------------------|
| Watch mode   | Vcc        | Only on-chip timers operate, CPU stops On-chip WDT oscillator is off Only time base operates, CPU stops On-chip WDT oscillator is off TCSRWD1(WDON)=0 | Vcc           | Halted                                      | System clock oscillator: crystal resonator<br>Subclock oscillator: crystal resonator |
| Standby mode | Vcc        | CPU and timers both stop                                                                                                                              | $V_{CC}$      | Halted System clock oscillator:crystal reso |                                                                                      |
|              |            | On-chip WDT oscillator is off<br>TCSRWD1(WDON)=0                                                                                                      |               |                                             | Subclock oscillator: Pin X1 = GND (32KSTOP=0)                                        |

